# **EG915U Series**Hardware Design #### **LTE Standard Module Series** Version: 1.0 Date: 2022-01-05 Status: Released At Quectel, our aim is to provide timely and comprehensive services to our customers. If you require any assistance, please contact our headquarters: #### Quectel Wireless Solutions Co., Ltd. Building 5, Shanghai Business Park Phase III (Area B), No.1016 Tianlin Road, Minhang District, Shanghai 200233, China Tel: +86 21 5108 6236 Email: <u>info@quectel.com</u> #### Or our local offices. For more information, please visit: http://www.quectel.com/support/sales.htm. #### For technical support, or to report documentation errors, please visit: http://www.quectel.com/support/technical.htm. Or email us at: support@quectel.com. # **Legal Notices** We offer information as a service to you. The provided information is based on your requirements and we make every effort to ensure its quality. You agree that you are responsible for using independent analysis and evaluation in designing intended products, and we provide reference designs for illustrative purposes only. Before using any hardware, software or service guided by this document, please read this notice carefully. Even though we employ commercially reasonable efforts to provide the best possible experience, you hereby acknowledge and agree that this document and related services hereunder are provided to you on an "as available" basis. We may revise or restate this document from time to time at our sole discretion without any prior notice to you. # **Use and Disclosure Restrictions** # **License Agreements** Documents and information provided by us shall be kept confidential, unless specific permission is granted. They shall not be accessed or used for any purpose except as expressly provided herein. # Copyright Our and third-party products hereunder may contain copyrighted material. Such copyrighted material shall not be copied, reproduced, distributed, merged, published, translated, or modified without prior written consent. We and the third party have exclusive rights over copyrighted material. No license shall be granted or conveyed under any patents, copyrights, trademarks, or service mark rights. To avoid ambiguities, purchasing in any form cannot be deemed as granting a license other than the normal non-exclusive, royalty-free license to use the material. We reserve the right to take legal action for noncompliance with abovementioned requirements, unauthorized use, or other illegal or malicious use of the material. #### **Trademarks** Except as otherwise set forth herein, nothing in this document shall be construed as conferring any rights to use any trademark, trade name or name, abbreviation, or counterfeit product thereof owned by Quectel or any third party in advertising, publicity, or other aspects. ## **Third-Party Rights** This document may refer to hardware, software and/or documentation owned by one or more third parties ("third-party materials"). Use of such third-party materials shall be governed by all restrictions and obligations applicable thereto. We make no warranty or representation, either express or implied, regarding the third-party materials, including but not limited to any implied or statutory, warranties of merchantability or fitness for a particular purpose, quiet enjoyment, system integration, information accuracy, and non-infringement of any third-party intellectual property rights with regard to the licensed technology or use thereof. Nothing herein constitutes a representation or warranty by us to either develop, enhance, modify, distribute, market, sell, offer for sale, or otherwise maintain production of any our products or any other hardware, software, device, tool, information, or product. We moreover disclaim any and all warranties arising from the course of dealing or usage of trade. # **Privacy Policy** To implement module functionality, certain device data are uploaded to Quectel's or third-party's servers, including carriers, chipset suppliers or customer-designated servers. Quectel, strictly abiding by the relevant laws and regulations, shall retain, use, disclose or otherwise process relevant data for the purpose of performing the service only or as permitted by applicable laws. Before data interaction with third parties, please be informed of their privacy and data security policy. # **Disclaimer** - a) We acknowledge no liability for any injury or damage arising from the reliance upon the information. - b) We shall bear no liability resulting from any inaccuracies or omissions, or from the use of the information contained herein. - c) While we have made every effort to ensure that the functions and features under development are free from errors, it is possible that they could contain errors, inaccuracies, and omissions. Unless otherwise provided by valid agreement, we make no warranties of any kind, either implied or express, and exclude all liability for any loss or damage suffered in connection with the use of features and functions under development, to the maximum extent permitted by law, regardless of whether such loss or damage may have been foreseeable. - d) We are not responsible for the accessibility, safety, accuracy, availability, legality, or completeness of information, advertising, commercial offers, products, services, and materials on third-party websites and third-party resources. Copyright © Quectel Wireless Solutions Co., Ltd. 2022. All rights reserved. # **Safety Information** The following safety precautions must be observed during all phases of operation, such as usage, service or repair of any cellular terminal or mobile incorporating the module. Manufacturers of the cellular terminal should notify users and operating personnel of the following safety information by incorporating these guidelines into all manuals of the product. Otherwise, Quectel assumes no liability for customers' failure to comply with these precautions. Full attention must be paid to driving at all times in order to reduce the risk of an accident. Using a mobile while driving (even with a handsfree kit) causes distraction and can lead to an accident. Please comply with laws and regulations restricting the use of wireless devices while driving. Switch off the cellular terminal or mobile before boarding an aircraft. The operation of wireless appliances in an aircraft is forbidden to prevent interference with communication systems. If there is an Airplane Mode, it should be enabled prior to boarding an aircraft. Please consult the airline staff for more restrictions on the use of wireless devices on an aircraft. Wireless devices may cause interference on sensitive medical equipment, so please be aware of the restrictions on the use of wireless devices when in hospitals, clinics or other healthcare facilities. Cellular terminals or mobiles operating over radio signal and cellular network cannot be guaranteed to connect in certain conditions, such as when the mobile bill is unpaid or the (U)SIM card is invalid. When emergency help is needed in such conditions, use emergency call if the device supports it. In order to make or receive a call, the cellular terminal or mobile must be switched on in a service area with adequate cellular signal strength. In an emergency, the device with emergency call function cannot be used as the only contact method considering network connection cannot be guaranteed under all circumstances. The cellular terminal or mobile contains a transceiver. When it is ON, it receives and transmits radio frequency signals. RF interference can occur if it is used close to TV sets, radios, computers or other electric equipment. In locations with explosive or potentially explosive atmospheres, obey all posted signs and turn off wireless devices such as mobile phone or other cellular terminals. Areas with explosive or potentially explosive atmospheres include fuelling areas, below decks on boats, fuel or chemical transfer or storage facilities, and areas where the air contains chemicals or particles such as grain, dust or metal powders. # **About the Document** # **Revision History** | Version | Date | Author | Description | |---------|------------|--------------------------------------------------|--------------------------| | - | 2021-12-20 | Len CHEN/ Manimo YANG/<br>Ailsa WANG/Yunsheng LI | Creation of the document | | 1.0 | 2022-01-05 | Len CHEN/Manimo YANG/<br>Ailsa WANG/Yunsheng LI | First official release | # **Contents** | Sa | rety information | | 3 | |-----|------------------|---------------------------------------|----| | Ab | out the Docume | nt | 4 | | Со | ntents | | 5 | | Та | ble Index | | 7 | | Fig | gure Index | | 9 | | 1 | Introduction | | 11 | | | | Mark | | | 2 | Product Overv | iew | 12 | | | 2.1. Frequer | ncy Bands and Functions | 12 | | | 2.2. Key Fea | atures | 13 | | | 2.3. Function | nal Diagram | 15 | | | 2.4. Pin Ass | ignment | 17 | | | 2.5. Pin Des | scription | 18 | | | 2.6. EVB | | 26 | | 3 | | racteristics | | | | • | ng Modes | | | | 3.2. Sleep M | Node | 27 | | | | ART Application Scenario | | | | 3.2.2. U | SB Application Scenario | | | | 3.2.2.1 | | | | | 3.2.2.2 | | | | | 3.2.2.3 | 11 | | | | | e Mode | | | | | ardware | | | | | oftware | | | | | Supply | | | | | ower Supply Pins | | | | | eference Design for Power Supply | | | | | oltage Stability Requirements | | | | | ٦ | | | | | urn On with PWPKEY | | | | | f | | | | | urn Off with PWPKEY | | | | 3.6.2. Tu | urn Off with AT Command | 37 | | | 3.7. Reset | | 38 | | 4 | • • • | erfaces | | | | 9 | Audio Interfaces | | | | | udio Interfaces Design Considerations | | | | 4.1.2. M | icrophone Interface Design | 41 | | | 4.1.3. Receiver Interface Design | 41 | |---|---------------------------------------------------------------|----| | | 4.2. USB Interface | 42 | | | 4.3. USB_BOOT Interface | 44 | | | 4.4. (U)SIM Interfaces | 45 | | | 4.5. I2C and PCM Interfaces | 47 | | | 4.6. UART Interfaces | 48 | | | 4.7. ADC Interfaces | 51 | | | 4.8. SPI Interface | 52 | | | 4.9. PSM Interface* | 52 | | | 4.10. Indication Signals | | | | 4.10.1. NET_STATUS | | | | 4.10.2. STATUS | | | | 4.10.3. MAIN_RI | 55 | | 5 | Antenna Interfaces | 56 | | | 5.1. Main Antenna and Bluetooth/Wi-Fi Scan Antenna Interfaces | 56 | | | 5.1.1. Pin Definition | 56 | | | 5.1.2. Operating Frequency | 56 | | | 5.1.3. Reference Design of Antenna Interfaces | 58 | | | 5.1.4. RF Routing Guidelines | 59 | | | 5.2. Antenna Installation | 61 | | | 5.2.1. Antenna Design Requirement | 61 | | | 5.2.2. RF Connector Recommendation | 61 | | 6 | Reliability, Radio, and Electrical Characteristics | 64 | | | 6.1. Absolute Maximum Ratings | | | | 6.2. Power Supply Ratings | 64 | | | 6.3. Power Consumption | 65 | | | 6.4. Tx Power | 73 | | | 6.5. Rx Sensitivity | 74 | | | 6.6. ESD | 76 | | | 6.7. Operating and Storage Temperatures | 76 | | 7 | Mechanical Information | 77 | | | 7.1. Mechanical Dimensions | 77 | | | 7.2 Recommended Footprint | 79 | | | 7.3 Top and Bottom Views | 80 | | 8 | Storage, Manufacturing, and Packaging | 81 | | | 8.1 Storage Conditions | | | | 8.2 Manufacturing and Soldering | 82 | | | 8.3 Packaging Specifications | 84 | | | 8.1.1. Carrier Tape | 84 | | | 8.1.2. Plastic Reel | 85 | | | 8.1.3. Packaging Process | 85 | | 9 | Appendix References | 87 | ## **Table Index** | Table 1: Special Mark | 11 | |---------------------------------------------------------------------------|----| | Table 2: Brief Introduction of the Module | 12 | | Table 3: Frequency Bands | 12 | | Table 4: Key Features | 13 | | Table 5: I/O Parameters Definition | 18 | | Table 6: Pin Description | 18 | | Table 7: Overview of Operating Modes | 27 | | Table 8: Pin Definition of Power Supply | 32 | | Table 9: Pin Definition of PWRKEY | 35 | | Table 10: Pin Description of RESET_N | 38 | | Table 11: Pin Definition of Analog Audio Interfaces | 40 | | Table 12: Functions of USB Interface | 42 | | Table 13: Pin Definition of USB Interface | 43 | | Table 14: Pin Definition of USB_BOOT Interface | 44 | | Table 15: Pin Definition of (U)SIM Interfaces | 45 | | Table 16: Pin Definition of I2C and PCM Interfaces | 47 | | Table 17: Pin Definition of Main UART Interface | 49 | | Table 18: Pin Definition of Debug UART Interface | 49 | | Table 19: Auxiliary UART Interface | 49 | | Table 20: Pin Definition of ADC Interfaces | 51 | | Table 21: Characteristics of ADC Interfaces | 51 | | Table 22: Pin Definition of SPI Interface | 52 | | Table 23: Pin Definition of PSM Interface | 53 | | Table 24: Pin Definition of Indication Signals | 53 | | Table 25: Pin Definition of Network Connection Status/Activity Indication | 53 | | Table 26: Working States of Network Connection Status/Activity Indication | 53 | | Table 27: Pin Definition of STATUS | 54 | | Table 28: Behaviors of MAIN_RI | 55 | | Table 29: Pin Definition of RF Antennas | 56 | | Table 30: Operating Frequency of EG915U-CN | 56 | | Table 31: Operating Frequency of EG915U-EU | 57 | | Table 32: Operating Frequency of EG915U-LA | 57 | | Table 33: Requirements for Antenna Design | 61 | | Table 34: Absolute Maximum Ratings | 64 | | Table 35: Power Supply Ratings | 64 | | Table 36: EG915U-CN Current Consumption | 65 | | Table 37: EG915U-EU Current Consumption | 67 | | Table 38: EG915U-LA Current Consumption | 70 | | Table 39: EG915U-CN RF Output Power | 73 | | Table 40: EG915U-EU RF Output Power | 73 | | Table 41: EG915U-LA RF Output Power | 73 | | Table 42: EG915U-CN Conducted RF Receiving Sensitivity | . 74 | |------------------------------------------------------------------------------------|------| | Table 43: EG915U-EU Conducted RF Receiving Sensitivity | .74 | | Table 44: EG915U-LA Conducted RF Receiving Sensitivity | .75 | | Table 45: Electrostatics Discharge Characteristics (25 °C, 45 % Relative Humidity) | .76 | | Table 46: Operating and Storage Temperatures | .76 | | Table 47: Recommended Thermal Profile Parameters | . 83 | | Table 48: Carrier Tape Dimension Table (Unit: mm) | . 84 | | Table 49: Plastic Reel Dimension Table (Unit: mm) | 85 | | Table 50: Related Documents | . 87 | | Table 51: Terms and Abbreviations | . 87 | # Figure Index | Fig. 4 Fig. 1 Program | 40 | |--------------------------------------------------------------------------------------|----| | Figure 1: Functional Diagram | | | Figure 2: Pin Assignment (Top View) | | | Figure 3: Sleep Mode Application via UART | | | Figure 4: Sleep Mode Application with USB Remote Wakeup | | | Figure 5: Sleep Mode Application with MAIN_RI | | | Figure 6: Sleep Mode Application without Suspend Function | | | Figure 7: Reference Design of Power Supply | | | Figure 8: Power Supply Limits during Burst Transmission | | | Figure 9: Power Supply | | | Figure 10: Turning on the Module Using Driving Circuit | | | Figure 11: Turning on the Module Using Button | 35 | | Figure 12: Power-up Timing | | | Figure 13: Timing of Turning off the Module | 37 | | Figure 14: Reference Circuit of RESET_N by Using Driving Circuit | 38 | | Figure 15: Reference Circuit of RESET_N by Using Button | 38 | | Figure 16: Timing of Resetting the Module | 39 | | Figure 17: Reference Design for Microphone Interface | 41 | | Figure 18: Reference Design for Receiver Interface | 42 | | Figure 19: Reference Circuit of USB Application | 43 | | Figure 20: Reference Circuit of USB_BOOT Interface | 44 | | Figure 21: Reference Circuit of (U)SIM Interface with an 8-pin (U)SIM Card Connector | 46 | | Figure 22: Reference Circuit of (U)SIM Interface with a 6-pin (U)SIM Card Connector | 46 | | Figure 23: Reference Circuit of I2C and PCM Application with Audio Codec | 48 | | Figure 24: Reference Circuit with Translator Chip | | | Figure 25: Reference Circuit with Transistor Circuit | | | Figure 26: Reference Circuit of Network Status Indication | | | Figure 27: Reference Circuit of STATUS | | | Figure 28: Reference Circuit of RF Antennas | | | Figure 29: Microstrip Design on a 2-layer PCB | | | Figure 30: Coplanar Waveguide Design on a 2-layer PCB | | | Figure 31: Coplanar Waveguide Design on a 4-layer PCB (Layer 3 as Reference Ground) | | | Figure 32: Coplanar Waveguide Design on a 4-layer PCB (Layer 4 as Reference Ground) | | | Figure 33: Dimensions of U.FL-R-SMT Connector (Unit: mm) | | | Figure 34: Mechanicals of U.FL-LP Connectors | | | Figure 35: Space Factor of Mated Connector (Unit: mm) | | | Figure 36: Module Top and Side Dimensions (Unit: mm) | | | Figure 37: Module Bottom Dimensions | | | Figure 38: Recommended Footprint (Top View) | | | Figure 39: Top and Bottom Views | | | Figure 40: Recommended Reflow Soldering Thermal Profile | | | Figure 41: Carrier Tape Dimension Drawing | | | rigare 41. Carrier tape Dimension Diawing | 04 | | Figure 42: Plastic Reel Dimension Drawing | 85 | |-------------------------------------------|----| | Figure 43: Packaging Process | 86 | # 1 Introduction This document defines the EG915U series module and describes its air interfaces and hardware interfaces which relate to customers' applications. It can help customers quickly understand interface specifications, electrical and mechanical details, as well as other related information of the module. Associated with application notes and user guides, customers can use this module to design and to set up mobile applications easily. # 1.1. Special Mark **Table 1: Special Mark** | Mark | Definition | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | * | Unless otherwise specified, when an asterisk (*) is used after a function, feature, interface, pin name, AT command, or argument, it indicates that the function, feature, interface, pin, AT command, or argument is under development and currently not supported; and the asterisk (*) after a model indicates that the sample of such model is currently unavailable. | # **2** Product Overview EG915U series module is an LTE-FDD, LTE-TDD, and GSM wireless communication module, which provides data connectivity on LTE-FDD, LTE-TDD, and GPRS networks. It also provides voice functionality, Bluetooth and Wi-Fi Scan<sup>1</sup> to meet your specific application demands. Related information and details are listed in the table below: **Table 2: Brief Introduction of the Module** | Categories | | |------------------------------|-------------------------------------------------| | Packaging and Number of Pins | LGA; 126-pin | | Dimensions | (23.6 ±0.2) mm × (19.9 ±0.2) mm × (2.4 ±0.2) mm | | Weight | 2.5 ±0.2 g | | Wireless Network Functions | LTE/GSM/Bluetooth/Wi-Fi Scan <sup>1</sup> | | Variants | EG915U-CN <sup>2</sup> ; EG915U-EU; EG915U-LA | # 2.1. Frequency Bands and Functions **Table 3: Frequency Bands** | Wireless Network Type | EG915U-CN | EG915U-EU | EG915U-LA | |-----------------------|-------------------------|----------------------------|-------------------------------| | LTE-FDD | B1/B3/B5/B8 | B1/B3/B5/B7/B8/B20/<br>B28 | B2/B3/B4/B5/B7/B8/B28<br>/B66 | | LTE-TDD | B34/B38/B39/B40/<br>B41 | - | - | | GSM | 900/1800 MHz | 850/900/1800/1900 MHz | 850/900/1800/1900 MHz | <sup>&</sup>lt;sup>1</sup> EG915U series support Bluetooth and Wi-Fi Scan functions. Due to the shared antenna interface, the two functions cannot be used simultaneously. Bluetooth and Wi-Fi Scan functions are optional (both supported or not), please contact Quectel Technical Support for details. - <sup>&</sup>lt;sup>2</sup> Only EG915U-CN provides LTE-TDD, please consult Quectel Technical Support for details. | Bluetooth and Wi-Fi | 0.4.011 | 0.4.011 | 0.4.011 | | |---------------------|---------|---------|---------|--| | Scan <sup>1</sup> | 2.4 GHz | 2.4 GHz | 2.4 GHz | | # 2.2. Key Features The following table describes the detailed features of EG915U series module. Table 4: Key Features | Features Description | | | |----------------------------|---------------------------------------------------------------------------------|--| | Dawar Cumulu | Supply voltage: 3.3–4.3 V | | | Power Supply | <ul> <li>Typical supply voltage: 3.8 V</li> </ul> | | | | EG915U-CN: | | | | <ul> <li>EGSM900: Class 4 (33 dBm ±2 dB)</li> </ul> | | | | <ul> <li>DCS1800: Class 1 (30 dBm ±2 dB)</li> </ul> | | | | <ul> <li>LTE-FDD: Class 3 (23 dBm ±2 dB)</li> </ul> | | | Transmitting Power | <ul> <li>LTE-TDD: Class 3 (23 dBm ±2 dB)</li> </ul> | | | | EG915U-EU & EG915U-LA: | | | | <ul> <li>GSM850/EGSM900: Class 4 (33 dBm ±2 dB)</li> </ul> | | | | <ul> <li>DCS1800/PCS1900: Class 1 (30 dBm ±2 dB)</li> </ul> | | | | <ul> <li>LTE-FDD: Class 3 (23 dBm ±2 dB)</li> </ul> | | | | EG915U-CN: | | | | <ul> <li>Supports up to Cat 1 FDD/TDD</li> </ul> | | | | <ul><li>Supports 1.4/3/5/10/15/20 MHz RF bandwidth</li></ul> | | | | <ul> <li>Supports uplink QPSK and 16QAM</li> </ul> | | | | <ul> <li>Supports downlink QPSK, 16QAM, and 64QAM</li> </ul> | | | | <ul> <li>Max. transmission data rates:</li> </ul> | | | LTC Conturns | FDD: 10 Mbps (DL)/5 Mbps (UL) | | | LTE Features | TDD: 8.96 Mbps (DL)/3.1 Mbps (UL) | | | | EG915U-EU & EG915U-LA: | | | | <ul> <li>Supports up to Cat 1 FDD</li> </ul> | | | | <ul><li>Supports 1.4/3/5/10/15/20 MHz RF bandwidth</li></ul> | | | | <ul> <li>Supports uplink QPSK and 16QAM</li> </ul> | | | | <ul> <li>Supports downlink QPSK, 16QAM, and 64QAM</li> </ul> | | | | <ul> <li>Max. transmission data rates: 10 Mbps (DL)/5 Mbps (UL)</li> </ul> | | | | GPRS: | | | CSM Footures | <ul> <li>Supports GPRS multi-slot class 12</li> </ul> | | | GSM Features | <ul> <li>Coding scheme: CS-1/CS-2/CS-3/CS-4</li> </ul> | | | | <ul> <li>Max. transmission data rates: 85.6 kbps (DL)/85.6 kbps (UL)</li> </ul> | | | Internet Protocol Features | Supports TCP/UDP/PPP/NTP/NITZ/FTP/HTTP/PING/CMUX/HTTPS/ | | | | FTPS/SSL/FILE/MQTT/MMS protocols Supports PAP and CHAP protocols, which are usually used for PPP connection | |--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SMS | <ul> <li>Text and PDU modes</li> <li>Point-to-point MO and MT</li> <li>SMS cell broadcast</li> <li>SMS storage: (U)SIM card and ME; ME by default</li> </ul> | | (U)SIM Interfaces | Supports USIM/SIM card: 1.8/3.0 V | | USB Interface | <ul> <li>Compliant with USB 2.0 specification (slave mode only), with maximum transmission rate up to 480 Mbps</li> <li>Used for AT command communication, data transmission, software debugging, firmware upgrade</li> <li>Supports USB serial drivers for Windows 7/8/8.1/10, Linux 2.6–5.14 and Android 4.x–11.x</li> </ul> | | UART Interfaces | <ul> <li>Main UART</li> <li>Used for AT command communication and data transmission</li> <li>Baud rates: up to 921600 bps; 115200 bps by default</li> <li>Supports RTS and CTS hardware flow control</li> <li>Debug UART</li> <li>Used for log output</li> <li>Baud rate: 921600 bps</li> <li>Cannot be used as a general-purpose serial port</li> <li>Auxiliary UART</li> </ul> | | SPI Interface | <ul> <li>Supports one SPI interface (master mode only)</li> </ul> | | I2C Interface | Supports one I2C interface | | PCM Interface | Supports one PCM interface (slave mode only) | | Audio Features | <ul> <li>Supports one analog audio input and one analog audio output</li> <li>GSM: HR/FR/EFR/AMR/AMR-WB</li> <li>Supports echo cancellation and noise suppression</li> </ul> | | ADC Interfaces | Supports two ADC Interfaces | | Network Indication | NET_STATUS used to indicate the network connectivity status | | AT Commands | <ul> <li>Compliant with 3G PP TS 27.007, 27.005 and Quectel enhanced AT commands</li> </ul> | | USB_BOOT Interface | Supports one download control interface | | Antenna Interfaces | <ul> <li>Main antenna interface (ANT_MAIN)</li> <li>Bluetooth and Wi-Fi Scan antenna interface (ANT_BT/WIFI_SCAN)</li> <li>50 Ω impedance</li> </ul> | | | | | | Operating temperature range: -35 to +75 °C ³ | |-------------------|----------------------------------------------------------------------------| | Temperature Range | <ul> <li>Extended temperature range: -40 to +85 °C <sup>4</sup></li> </ul> | | | <ul> <li>Storage temperature range: -40 to +90 °C</li> </ul> | | Firmware Upgrade | Via USB interface and DFOTA | | RoHS | All hardware components are fully compliant with EU RoHS Directive | # 2.3. Functional Diagram The following figure shows a block diagram of the module and illustrates the major functional parts. - Power management - Baseband - Memory - Radio frequency - Peripheral interfaces <sup>&</sup>lt;sup>3</sup> Within operating temperature range, the module meets 3GPP specifications. <sup>&</sup>lt;sup>4</sup> Within extended temperature range, the module remains the ability to establish and maintain functions such as voice, SMS, and data transmission, without any unrecoverable malfunction. Radio spectrum and radio network are not influenced, while one or more specifications, such as P<sub>out</sub>, may exceed the specified tolerances of 3GPP. When the temperature returns to the operating temperature range, the module meets 3GPP specifications again. **Figure 1: Functional Diagram** #### 2.4. Pin Assignment The following figure illustrates the pin assignment of the module. Figure 2: Pin Assignment (Top View) #### **NOTE** - 1. USB\_BOOT cannot be pulled up before the module's startup. - 2. Keep NC and RESERVED pins unconnected, and connect all GND pins to ground. - 3. The module supports Dual SIM Single Standby. For details, please contact Quectel Technical Support. - 4. When using pins 18, 19, 30, 38, and 39, please note that these pins will have a period of variable level state (not controllable by software) after the module is powered on: first high level (3 V) for 2 s and then low level (0 V) for 1.2 s, before they can be configured as 1.8 V input or output. Please evaluate whether the unstable output state on power-up meets your application design requirements based on the specific usage scenario and circuit design. # 2.5. Pin Description The following tables show the pin definition of the module. **Table 5: I/O Parameters Definition** | Туре | Description | | |------|----------------------|--| | Al | Analog Input | | | AO | Analog Output | | | AIO | Analog Input/Output | | | DI | Digital Input | | | DO | Digital Output | | | DIO | Digital Input/Output | | | OD | Open Drain | | | PI | Power Input | | | РО | Power Output | | **Table 6: Pin Description** | Power Supply | | | | | | |--------------|---------|-----|---------------------------------------------|--------------------------------|--------------------------------------------------------------| | Pin Name | Pin No. | I/O | Description | DC Characteristics | Comment | | VBAT_BB | 32, 33 | PI | Power supply for the module's baseband part | Vmax = 4.3 V | It must be provided with sufficient current of 1 A at least. | | VBAT_RF | 52, 53 | PI | Power supply for the module's RF part | - Vmin = 3.3 V<br>Vnom = 3.8 V | It must be provided with sufficient current up to 2.5 A. | | VDD_EXT | 29 | PO | Provides 1.8 V for external circuit | Vnom = 1.8 V<br>I <sub>O</sub> max = 50 mA | Power supply for external GPIO's pull-up circuits. Used with a 2.2 µF bypass capacitor. If unused, keep it open. | | |------------------|--------------|-----|------------------------------------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--| | Power On/Off | Power On/Off | | | | | | | Pin Name | Pin No. | I/O | Description | DC Characteristics | Comment | | | PWRKEY | 15 | DI | Turns on/off the module | | VBAT power domain. | | | RESET_N | 17 | DI | Resets the module | V <sub>IL</sub> max = 0.5 V | VBAT power domain. Active low. If unused, keep it open. | | | Indication Inter | faces | | | | | | | Pin Name | Pin No. | I/O | Description | DC Characteristics | Comment | | | STATUS | 20 | DO | Indicates the module's operation status | $V_{OH}min = 1.35 V$<br>$V_{OL}max = 0.45 V$ | 1.8 V power domain. If unused, keep it open | | | NET_STATUS | 21 | DO | Indicates the module's network activity status | $V_{OH}$ min = 1.35 V<br>$V_{OL}$ max = 0.45 V | 1.8 V power domain. If unused, keep it open. | | | USB Interface | | | | | | | | Pin Name | Pin No. | I/O | Description | DC Characteristics | Comment | | | USB_VBUS | 8 | AI | USB connection detect | Vmax = 5.25 V<br>Vmin = 3.5 V<br>Vnom = 5.0 V | If unused, keep it open. | | | USB_DP | 9 | AIO | USB differential data (+) | | USB 2.0 compliant. | | | USB_DM | 10 | AIO | USB differential data (-) | | Requires differential impedance of 90 Ω. If unused, keep them open. | | | (U)SIM Interface | (U)SIM Interface | | | | | |------------------|------------------|-----|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------| | Pin Name | Pin No. | I/O | Description | DC Characteristics | Comment | | USIM1_VDD | 43 | PO | (U)SIM1 card power supply | I <sub>o</sub> max = 50 mA 1.8 V (U)SIM: Vmax = 1.9 V Vmin = 1.7 V 3.0 V (U)SIM: Vmax = 3.05 V Vmin = 2.7 V | Either 1.8 V or 3.0 V (U)SIM card is supported and can be identified automatically by the module. | | USIM1_DATA | 45 | DIO | (U)SIM1 card data | 1.8 V (U)SIM: V <sub>IL</sub> max = 0.6 V V <sub>IH</sub> min = 1.26 V V <sub>OL</sub> max = 0.45 V V <sub>OH</sub> min = 1.35 V 3.0 V (U)SIM: V <sub>IL</sub> max = 1.0 V V <sub>IH</sub> min = 1.95 V V <sub>OL</sub> max = 0.45 V V <sub>OH</sub> min = 2.55 V | | | USIM1_CLK | 46 | DO | (U)SIM1 card clock | 1.8 V (U)SIM:<br>V <sub>OL</sub> max = 0.45 V<br>V <sub>OH</sub> min = 1.35 V<br>3.0 V (U)SIM:<br>V <sub>OL</sub> max = 0.45 V<br>V <sub>OH</sub> min = 2.55 V | | | USIM1_RST | 44 | DO | (U)SIM1 card reset | 1.8 V (U)SIM:<br>V <sub>OL</sub> max = 0.45 V<br>V <sub>OH</sub> min = 1.35 V<br>3.0 V (U)SIM:<br>V <sub>OL</sub> max = 0.45 V<br>V <sub>OH</sub> min = 2.55 V | | | USIM1_DET | 42 | DI | (U)SIM1 card hot-plug detect | $V_{IL}min = -0.3 \text{ V}$ $V_{IL}max = 0.6 \text{ V}$ $V_{IH}min = 1.26 \text{ V}$ $V_{IH}max = 2.0 \text{ V}$ | 1.8 V power domain. If unused, keep it open. | | USIM1_GND | 47 | - | Ground | - | Specified ground for (U)SIM1 card | | USIM2_VDD | 87 | PO | (U)SIM2 card power supply | Iomax = 50 mA 1.8 V (U)SIM: Vmax = 1.9 V Vmin = 1.7 V 3.0 V (U)SIM: Vmax = 3.05 V Vmin = 2.7 V | Either 1.8 V or<br>3.0 V (U)SIM<br>card is<br>supported and<br>can be identified<br>automatically by<br>the module. | |----------------|-------------------|-----|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------| | USIM2_DATA | 86 | DIO | (U)SIM2 card data | 1.8 V (U)SIM:<br>V <sub>IL</sub> max = 0.6 V<br>V <sub>IH</sub> min = 1.26 V<br>V <sub>OL</sub> max = 0.45 V<br>V <sub>OH</sub> min = 1.35 V<br>3.0 V (U)SIM: | | | | | | | $V_{IL}$ max = 1.0 V<br>$V_{IH}$ min = 1.95 V<br>$V_{OL}$ max = 0.45 V<br>$V_{OH}$ min = 2.55 V | | | USIM2_CLK | 84 | DO | (U)SIM2 card clock | 1.8 V (U)SIM:<br>$V_{OL}$ max = 0.45 V<br>$V_{OH}$ min = 1.35 V<br>3.0 V (U)SIM:<br>$V_{OL}$ max = 0.45 V | | | USIM2_RST | 85 | DO | (U)SIM2 card reset | V <sub>OH</sub> min = 2.55 V<br>1.8 V (U)SIM:<br>V <sub>OL</sub> max = 0.45 V<br>V <sub>OH</sub> min = 1.35 V<br>3.0 V (U)SIM: | | | USIM2_DET | 83 | DI | (U)SIM2 card hot-plug | $V_{OL}$ max = 0.45 V<br>$V_{OH}$ min = 2.55 V<br>$V_{IL}$ min = -0.3 V<br>$V_{IL}$ max = 0.6 V<br>$V_{IH}$ min = 1.26 V | 1.8 V power domain. If unused, keep it | | Main UART Inte | erface<br>Pin No. | I/O | Description | V <sub>IH</sub> max = 2.0 V DC Characteristics | open Comment | | MAIN_CTS | 36 | DO | DTE clear to send signal to DCE (connect to DTE's CTS) | $V_{OL}$ max = 0.45 V<br>$V_{OH}$ min = 1.35 V | 1.8 V power domain. If unused, keep | | MAIN_RTS | 37 | DI | DTE request to send signal to DCE (connect to DTE's RTS) | $V_{IL}$ min = -0.3 V<br>$V_{IL}$ max = 0.6 V<br>$V_{IH}$ min = 1.26 V<br>$V_{IH}$ max = 2.0 V | them open. | |------------------------------------------------------------------|-------------------------------|--------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------| | MAIN_RXD | 34 | DI | Main UART receive | $V_{IL}$ min = -0.3 V<br>$V_{IL}$ max = 0.6 V<br>$V_{IH}$ min = 1.26 V<br>$V_{IH}$ max = 2.0 V | - | | MAIN_DCD | 38 | DO | Main UART data carrier detect | $V_{OL}$ max = 0.45 V<br>$V_{OH}$ min = 1.35 V | - | | MAIN_TXD | 35 | DO | Main UART transmit | $V_{OL}$ max = 0.45 V<br>$V_{OH}$ min = 1.35 V | _ | | MAIN_RI | 39 | DO | Main UART ring indication | $V_{OL}$ max = 0.45 V<br>$V_{OH}$ min = 1.35 V | _ | | MAIN_DTR | 30 | DI | Main UART data terminal ready | $V_{IL}$ min = -0.3 V<br>$V_{IL}$ max = 0.6 V<br>$V_{IH}$ min = 1.26 V<br>$V_{IH}$ max = 2.0 V | | | Auxiliary UART | 「Interface | | | | | | Pin Name | Pin No. | I/O | Description | DC Characteristics | Comment | | | | DO | Auxiliary UART transmit | V <sub>OL</sub> max = 0.45 V | 1.8 V power domain. | | AUX_TXD | 27 | DO | , | $V_{OH}$ min = 1.35 V | If unused, keep it open. | | AUX_TXD AUX_RXD | 28 | DI | Auxiliary UART receive | $V_{OH}min = 1.35 \text{ V}$ $V_{IL}min = -0.3 \text{ V}$ $V_{IL}max = 0.6 \text{ V}$ $V_{IH}min = 1.26 \text{ V}$ $V_{IH}max = 2.0 \text{ V}$ | • | | | 28 | | • | $V_{IL}$ min = -0.3 V<br>$V_{IL}$ max = 0.6 V<br>$V_{IH}$ min = 1.26 V | open. 1.8 V power domain. If unused, keep it | | AUX_RXD | 28 | | • | $V_{IL}$ min = -0.3 V<br>$V_{IL}$ max = 0.6 V<br>$V_{IH}$ min = 1.26 V | open. 1.8 V power domain. If unused, keep it | | AUX_RXD Debug UART In | 28 | DI | Auxiliary UART receive | $V_{IL}$ min = -0.3 V<br>$V_{IL}$ max = 0.6 V<br>$V_{IH}$ min = 1.26 V<br>$V_{IH}$ max = 2.0 V | open. 1.8 V power domain. If unused, keep it open. | | AUX_RXD Debug UART In Pin Name | 28 nterface Pin No. | DI I/O | Auxiliary UART receive Description | $V_{IL}min = -0.3 \text{ V}$ $V_{IL}max = 0.6 \text{ V}$ $V_{IH}min = 1.26 \text{ V}$ $V_{IH}max = 2.0 \text{ V}$ $DC Characteristics$ $V_{IL}min = -0.3 \text{ V}$ $V_{IL}max = 0.6 \text{ V}$ $V_{IH}min = 1.26 \text{ V}$ | open. 1.8 V power domain. If unused, keep it open. Comment 1.8 V power domain. | | AUX_RXD Debug UART In Pin Name DBG_RXD | 28 nterface Pin No. | DI I/O | Auxiliary UART receive Description Debug UART receive | $V_{IL}min = -0.3 \text{ V}$ $V_{IL}max = 0.6 \text{ V}$ $V_{IH}min = 1.26 \text{ V}$ $V_{IH}max = 2.0 \text{ V}$ $DC Characteristics$ $V_{IL}min = -0.3 \text{ V}$ $V_{IL}max = 0.6 \text{ V}$ $V_{IH}min = 1.26 \text{ V}$ $V_{IH}max = 2.0 \text{ V}$ $V_{OL}max = 0.45 \text{ V}$ | open. 1.8 V power domain. If unused, keep it open. Comment 1.8 V power domain. If unused, keep | | AUX_RXD Debug UART In Pin Name DBG_RXD DBG_TXD | 28 nterface Pin No. | DI I/O | Auxiliary UART receive Description Debug UART receive | $V_{IL}min = -0.3 \text{ V}$ $V_{IL}max = 0.6 \text{ V}$ $V_{IH}min = 1.26 \text{ V}$ $V_{IH}max = 2.0 \text{ V}$ $DC Characteristics$ $V_{IL}min = -0.3 \text{ V}$ $V_{IL}max = 0.6 \text{ V}$ $V_{IH}min = 1.26 \text{ V}$ $V_{IH}max = 2.0 \text{ V}$ $V_{OL}max = 0.45 \text{ V}$ | open. 1.8 V power domain. If unused, keep it open. Comment 1.8 V power domain. If unused, keep | | AUX_RXD Debug UART In Pin Name DBG_RXD DBG_TXD I2C Interface | 28 nterface Pin No. 22 23 | DI I/O DI DO | Auxiliary UART receive Description Debug UART receive Debug UART transmit | $V_{IL}min = -0.3 \text{ V}$ $V_{IL}max = 0.6 \text{ V}$ $V_{IH}min = 1.26 \text{ V}$ $V_{IH}max = 2.0 \text{ V}$ $DC Characteristics$ $V_{IL}min = -0.3 \text{ V}$ $V_{IL}max = 0.6 \text{ V}$ $V_{IH}min = 1.26 \text{ V}$ $V_{IH}max = 2.0 \text{ V}$ $V_{OL}max = 0.45 \text{ V}$ $V_{OH}min = 1.35 \text{ V}$ | open. 1.8 V power domain. If unused, keep it open. Comment 1.8 V power domain. If unused, keep them open. | | I2C_SDA | 41 | OD | I2C serial data | | resistor is required. 1.8 V power domain only. If unused, keep them open. | |----------------------|----------|----------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------| | PCM Interface | | | | | | | Pin Name | Pin No. | I/O | Description | DC Characteristics | Comment | | PCM_SYNC | 5 | DI | PCM data frame sync | $V_{IL}$ min = -0.3 V<br>$V_{IL}$ max = 0.6 V<br>$V_{IH}$ min = 1.26 V<br>$V_{IH}$ max = 2.0 V | | | PCM_CLK | 4 | DI | PCM clock | $V_{IL}min = -0.3 \text{ V}$ $V_{IL}max = 0.6 \text{ V}$ $V_{IH}min = 1.26 \text{ V}$ $V_{IH}max = 2.0 \text{ V}$ | 1.8 V power domain. If unused, keep them open. | | PCM_DIN | 6 | DI | PCM data input | $V_{IL}$ min = -0.3 V<br>$V_{IL}$ max = 0.6 V<br>$V_{IH}$ min = 1.26 V<br>$V_{IH}$ max = 2.0 V | Support slave mode only. | | PCM_DOUT | 7 | DO | PCM data output | $V_{OL}max = 0.45 V$<br>$V_{OH}min = 1.35 V$ | | | RF Antenna Int | erfaces | | | | | | Pin Name | Pin No. | I/O | Description | DC Characteristics | Comment | | ANT_MAIN | 60 | AIO | Main antenna interface | | 50 Ω impedance. | | ANT_BT/<br>WIFI_SCAN | 56 | AIO | The shared interface for Bluetooth and Wi-Fi Scan | | $50~\Omega$ impedance. If unused, keep it open | | GRFC Antenna | Tuner Co | ntrol In | terface* | | | | Pin Name | Pin No. | I/O | Description | DC Characteristics | Comment | | GRFC1 | 76 | DO | Generic RF Controller | | If unused, keep | | GRFC2 | 77 | DO | Generic RF Controller | | them open. | | SPI Interface | | | | | | | Pin Name | Pin No. | I/O | Description | DC Characteristics | Comment | | SPI_CLK | 26 | DO | SPI clock | $V_{OL}$ max = 0.45 V<br>$V_{OH}$ min = 1.35 V | 1.8 V power domain. | | | | | | | | | SPI_CS | 25 | DO | SPI chip select | $V_{OL}$ max = 0.45 V<br>$V_{OH}$ min = 1.35 V | If unused, keep them open. | |-----------------|-----------|-----|---------------------------------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------| | SPI_DIN | 88 | DI | SPI master mode input | $V_{IL}$ min = -0.3 V<br>$V_{IL}$ max = 0.6 V<br>$V_{IH}$ min = 1.26 V<br>$V_{IH}$ max = 2.0 V | alom opon. | | SPI_DOUT | 64 | DO | SPI master mode output | $V_{OL}$ max = 0.45 V<br>$V_{OH}$ min = 1.35 V | | | ADC Interface | | | | | | | Pin Name | Pin No. | I/O | Description | DC Characteristics | Comment | | ADC0 | 24 | Al | General-purpose ADC | Voltage range: | If unused, keep | | ADC1 | 2 | AI | interfaces | 0.1 V to VBAT | them open. | | Analog Audio Ir | nterfaces | | | | | | Pin Name | Pin No. | I/O | Description | DC Characteristics | Comment | | MIC_N | 119 | AI | Microphone analog input (-) | | | | MICBIAS | 120 | РО | Bias voltage output for microphone | Vo = 2.2–3.0 V<br>Vnom = 2.2 V | | | SPK_P | 121 | АО | Analog audio differential output (+) | | | | SPK_N | 122 | АО | Analog audio differential output (-) | | | | MIC_P | 126 | Al | Microphone analog input (+) | | | | USB_BOOT | | | | | | | Pin Name | Pin No. | I/O | Description | DC Characteristics | Comment | | USB_BOOT | 75 | DI | Control pin for module to enter the download mode | $V_{IL}$ min = -0.3 V<br>$V_{IL}$ max = 0.6 V<br>$V_{IH}$ min = 1.26 V<br>$V_{IH}$ max = 2.0 V | 1.8 V power domain. Active high. A circuit that enables the module to enter the download mode must be reserved. | | | | | | | .000.700. | | Pin Name | Pin No. | I/O | Description | DC Characteristics | Comment | |------------------|-----------|----------|-------------------------------------------------------|------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------| | PSM_IND | 1 | DO | Indicates the module's power saving mode. | | | | PSM_EINT | 96 | DI | External interrupt pin. Wakes up the module from PSM. | | | | Other Interfaces | S | | | | | | Pin Name | Pin No. | I/O | Description | DC Characteristics | Comment | | W_DISABLE# | 18 | DI | Airplane mode control | $V_{IL}$ min = -0.3 V<br>$V_{IL}$ max = 0.6 V<br>$V_{IH}$ min = 1.26 V<br>$V_{IH}$ max = 2.0 V | 1.8 V power domain. Pulled up by default. When it is in low voltage level, the module can enter the airplane mode. If unused, keep it open. | | AP_READY | 19 | DI | Application processor ready | $V_{IL}$ min = -0.3 V<br>$V_{IL}$ max = 0.6 V<br>$V_{IH}$ min = 1.26 V<br>$V_{IH}$ max = 2.0 V | 1.8 V power domain. If unused, keep it open. | | GND | | | | | | | Pin Name | Pin No. | | | | | | GND | 3, 31, 48 | , 50, 54 | 55, 58, 59, 61, 62, 67–74, | 79–82, 89–91, 100–102 | 2 | | RESERVED | | | | | | | Pin Name | Pin No. | | | | | | RESERVED | 11–14, 1 | 6, 49, 5 | 1, 57, 65, 66, 78, 92–95, 97 | –99, 103–118, 123–12 <del>5</del> | 5 | #### **NOTE** - 1. The functions of PSM and GRFC are under development and it is currently not recommended to use them. Please consult Quectel Technical Support for details. - 2. When using pins 18, 19, 30, 38, and 39, please note that these pins will have a period of variable level state (not controllable by software) after the module is powered on: first high level (3 V) for 2 s and then low level (0 V) for 1.2 s, before they can be configured as 1.8 V input or output. Please evaluate whether the unstable output state on power-up meets your application design requirements based on the specific usage scenario and circuit design. #### 2.6. EVB To help customers develop applications with EG915U series module. Quectel provides an evaluation board (UMTS&LTE EVB), USB to RS-232 converter cable, earphone, antennas and other peripherals to control or test the module. For more details, please refer to **document [1]**. # **3** Operating Characteristics # 3.1. Operating Modes The following table briefly outlines the operating modes referred in the following chapters. **Table 7: Overview of Operating Modes** | Mode | Details | | | | |-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | Idle | Software is active. The module remains registered on the network and is ready to send and receive data. | | | | Normal Operation | Talk/Data | Network connection is ongoing. In this mode, the power consumption is decided by network setting and data transfer rate. | | | | Minimum<br>Functionality Mode | AT+CFUN=0 can set the module to a minimum functionality mode without removing the power supply. In this case, both RF function and (U)SIM card are invalid. | | | | | Airplane Mode | | <b>AT+CFUN=4</b> or W_DISABLE# pin can set the module to airplane mode where RF function will be invalid. | | | | Sleep Mode | In this mode, current consumption of the module is reduced to a low level. The module remains the ability to receive paging message, SMS, voice calls and TCP/UDP data from network normally. | | | | | Power Down Mode | (PMU). The s | the module's power supply is cut off by its power management unit software is inactive and the serial interfaces are inaccessible, while is are still powered. | | | NOTE For more details about AT commands, see document [2]. # 3.2. Sleep Mode The module is able to reduce its current consumption to an ultra-low value in the sleep mode. The following chapters describe power saving procedures of the module. #### 3.2.1 UART Application Scenario If the host communicates with module via UART interface, the following preconditions should be met to make the module enter sleep mode. - Execute AT+QSCLK=1 to enable sleep mode. - Drive MAIN\_DTR to high level. The following figure shows the connection between the module and the host. Figure 3: Sleep Mode Application via UART - Driving MAIN\_DTR low will wake up the module. - When the module has a URC to report, the URC will trigger the behavior of MAIN\_RI pin. See Chapter 4.10.3 for details about MAIN\_RI behaviors. # NOTE When using AP\_READY, MAIN\_DTR, and MAIN\_RI (pins 19, 30, and 39), please note that these pins will have a period of variable level state (not controllable by software) after the module is powered on: first high level (3 V) for 2 s and then low level (0 V) for 1.2 s, before they can be configured as 1.8 V input or output. Please evaluate whether the unstable output state on power-up meets your application design requirements based on the specific usage scenario and circuit design. #### 3.2.2. USB Application Scenario #### 3.2.2.1. USB Application with USB Remote Wakeup Function If the host supports USB suspend/resume and remote wakeup function, three preconditions must be met to make the module enter the sleep mode: - Execute AT+QSCLK=1 command to enable the sleep mode. - Ensure the MAIN\_DTR is held at a high level or keep it open. - Ensure the host's USB bus, which is connected with the module's USB interface, enters suspend state. The following figure illustrates the connection between the module and the host. Figure 4: Sleep Mode Application with USB Remote Wakeup - You can wake up the module by sending data to it through USB. - When the module has a URC to report, the module will send remote wake-up signals to USB bus to wake up the host. NOTE USB suspend is supported on Linux system but not on Windows system. #### 3.2.2.2. USB Application with USB Suspend/Resume and MAIN\_RI Function If the host supports USB suspend/resume, but does not support remote wake-up function, the MAIN\_RI signal is needed to wake up the host. In this case, three preconditions can make the module enter the sleep mode. - Execute AT+QSCLK=1 to enable sleep mode. - Ensure the MAIN\_DTR is held at high level or keep it open. - Ensure the host's USB bus, which is connected with the module's USB interface, enters suspend state. The following figure illustrates the connection between the module and the host. Figure 5: Sleep Mode Application with MAIN\_RI - You can wake up the module by sending data to it through USB. - When the module has a URC to report, the URC will trigger the behaviors of MAIN\_RI pin. See Chapter 4.10.3 for details about MAIN\_RI behaviors. NOTE USB suspend is supported on Linux system but not on Windows system. #### 3.2.2.3. USB Application without USB Suspend Function If the host does not support USB suspend function, disconnect USB\_VBUS with an external control circuit to make the module enter into sleep mode. - Execute AT+QSCLK=1 command to enable sleep mode. - Ensure the MAIN\_DTR is held at a high level or keep it open. - Disconnect the USB\_VBUS. The following figure illustrates the connection between the module and the host. Figure 6: Sleep Mode Application without Suspend Function You can wake up the module by turning on the power switch to supply power to USB\_VBUS. # NOTE - 1. Please pay attention to the level match shown in dotted line between the module and the host. - 2. When using AP\_READY, MAIN\_DTR, and MAIN\_RI (pins 19, 30, and 39), please note that these pins will have a period of variable level state (not controllable by software) after the module is powered on: first high level (3 V) for 2 s and then low level (0 V) for 1.2 s, before they can be configured as 1.8 V input or output. Please evaluate whether the unstable output state on power-up meets your application design requirements based on the specific usage scenario and circuit design. # 3.3. Airplane Mode When the module enters airplane mode, the RF function will be disabled and all AT commands related to it will be inaccessible. This mode can be set via the following ways. #### 3.3.1. Hardware The W\_DISABLE# pin is pulled up by default. Its control function for airplane mode, which is disabled by default, can be enabled through **AT+QCFG="airplanecontrol",1**. When such a control function is enabled, you can drive it to low level to make the module enter airplane mode. #### **NOTE** When using W\_DISABLE# (pin 18), please note that it will have a period of variable level state (not controllable by software) after the module is powered on: first high level (3 V) for 2 s and then low level (0 V) for 1.2 s, before it can be configured as 1.8 V input or output. Please evaluate whether the unstable output state on power-up meets your application design requirements based on the specific usage scenario and circuit design. #### 3.3.2. Software AT+CFUN=<fun> provides the choice of functionality level through setting <fun> to 0, 1 or 4. - AT+CFUN=0: Minimum functionality. Both RF function and (U)SIM functions are disabled. - AT+CFUN=1: Full functionality (by default). - AT+CFUN=4: RF function is disables (airplane mode). ## NOTE For more details about AT command, see document [2]. # 3.4. Power Supply #### 3.4.1. Power Supply Pins The module provides 4 VBAT pins for connection with an external power supply. - Two VBAT RF pins for RF part. - Two VBAT\_BB pins for BB part. **Table 8: Pin Definition of Power Supply** | Pin Name | Pin No. | I/O | Description | Min. | Тур. | Max. | Unit | |----------|---------|-----|---------------------------------------------|------|------|------|------| | VBAT_BB | 32, 33 | PI | Power supply for the module's baseband part | 3.3 | 3.8 | 4.3 | V | | VBAT_RF | 52, 53 | PI | Power supply for the module's RF part | 3.3 | 3.8 | 4.3 | V | GND 3, 31, 48, 50, 54, 55, 58–62, 67–74, 79–82, 89–91, 100–102 #### 3.4.2. Reference Design for Power Supply The power design for the module is very important, as the performance of the module largely depends on the power source. The power supply of the module should be able to provide sufficient current of 3.0 A at least. If the voltage drops between input and output is not too high, it is suggested that an LDO should be used to supply power to the module. If there is a big voltage difference between the input source and the desired output (VBAT), a buck converter is recommended. The following figure illustrates a reference design for +5 V input power source. The typical output of the power supply is about 3.8 V and the maximum load current is 3.0 A. Figure 7: Reference Design of Power Supply #### 3.4.3. Voltage Stability Requirements The power supply range of the module is from 3.3 V to 4.3 V. Please make sure the input voltage never drops below 3.3 V. Figure 8: Power Supply Limits during Burst Transmission To decrease the voltage drop, use bypass capacitors of about 100 $\mu$ F with low ESR (ESR = 0.7 $\Omega$ ) and reserve a multi-layer ceramic chip (MLCC) capacitor array due to their ultra-low ESR. It is recommended to use three ceramic capacitors (100 nF, 33 pF, 10 pF) for composing the MLCC array, and place these capacitors close to the VBAT\_BB and VBAT\_RF pins. When the external power supply is connected to the module, VBAT\_BB and VBAT\_RF need to be routed in star structure. The width of the VBAT\_BB trace should not be less than 2 mm and VBAT\_RF trace should not be less than 2.5 mm. In addition, to avoid the surge, use a TVS diode of which reverse working voltage is 4.7 V and peak pulse power is up to 2550 W. The reference circuit is shown as below. Figure 9: Power Supply #### 3.5. Turn On #### 3.5.1. Turn On with PWPKEY **Table 9: Pin Definition of PWRKEY** | Pin Name | Pin No. | I/O | Description | Comment | |----------|---------|-----|-------------------------|--------------------| | PWRKEY | 15 | DI | Turns on/off the module | VBAT power domain. | When the module is in power down mode, you can turn it on to normal mode by driving the PWRKEY pin low for at least 2 s. It is recommended to use an open drain/collector driver to control the PWRKEY. A simple reference circuit is illustrated in the following figure. Figure 10: Turning on the Module Using Driving Circuit Another way to control the PWRKEY is using a button directly. When you are pressing the key, electrostatic strike may be generated from finger. Therefore, you must place a TVS component nearby the button for ESD protection. A reference circuit is shown in the following figure. Figure 11: Turning on the Module Using Button The power-up scenario is illustrated in the following figure. Figure 12: Power-up Timing ## NOTE - 1. Make sure that the VBAT is stable before pulling down PWRKEY pin. It is recommended that the time difference between powering up VBAT and pulling down PWRKEY pin is no less than 30 ms. - 2. PWRKEY can be pulled down directly to GND with a recommended 1 $k\Omega$ resistor if the module needs to be powered on automatically and shutdown is not needed. # 3.6. Turn Off The following procedures can be used to turn off the module: - Use the PWRKEY pin. - Use AT+QPOWD. #### 3.6.1. Turn Off with PWPKEY Drive the PWRKEY pin low for at least 3 s and then release PWRKEY. After this, the module executes power-down procedure. The power-down scenario is illustrated in the following figure. Figure 13: Timing of Turning off the Module #### 3.6.2. Turn Off with AT Command It is also a safe way to use **AT+QPOWD** to turn off the module, which is similar to turning off the module via the PWRKEY pin. Please refer to **document [2]** for details about **AT+QPOWD** command. # NOTE - 1. To avoid damaging internal flash, do not switch off the power supply when the module works normally. Only after shutting down the module with PWRKEY or AT command can you cut off the power supply. - 2. When the PWRKEY pin has been kept pulled down directly to GND, the module will not boot automatically after being turned off with the AT command. In this case, it is necessary to forcibly disconnect the VBAT power supply and power on the module again. Therefore, we recommend to use a control circuit to drive the PWEKEY high/low to turn on/off the module instead of keeping the PWRKEY connected to GND. - 3. When being turned off, the module will log out of the network. The time for logging out relates to its network status. Thus, please pay attention to the shutdown time in your design because the actual shutdown time varies according to the network status. # 3.7. Reset The RESET\_N pin can be used to reset the module. The module can be reset by driving the RESET\_N pin low for at least 100 ms and then releasing it. The RESET\_N signal is sensitive to interference, so it is recommended to route the trace as short as possible and surround it with ground. Table 10: Pin Description of RESET\_N | Pin Name | Pin No. | I/O | Description | Comment | |----------|---------|-----|-------------------|--------------------------| | RESET_N | 17 | DI | Resets the module | VBAT power domain. | | | 17 | וט | Resets the module | If unused, keep it open. | The recommended circuit is similar to the PWRKEY control circuit. An open drain/collector driver or button can be used to control the RESET\_N. Figure 14: Reference Circuit of RESET\_N by Using Driving Circuit Figure 15: Reference Circuit of RESET\_N by Using Button The reset scenario is illustrated in the following figure. Figure 16: Timing of Resetting the Module # **NOTE** - 1. Ensure that there is no large capacitance exceeding 10 nF on PWRKEY and RESET\_N pins. - 2. It is recommended to use RESET\_N only when you fail to turn off the module with the **AT+QPOWD** or PWRKEY pin. # **4** Application Interfaces # 4.1. Analog Audio Interfaces The module provides one analog audio input channel and one analog audio output channel. The pin definitions are shown in the following table. **Table 11: Pin Definition of Analog Audio Interfaces** | Pin Name | Pin No. | I/O | Description | |----------|---------|-----|--------------------------------------| | MIC_N | 119 | Al | Microphone analog input (-) | | MICBIAS | 120 | PO | Bias voltage output for microphone | | SPK_P | 121 | AO | Analog audio differential output (+) | | SPK_N | 122 | AO | Analog audio differential output (-) | | MIC_P | 126 | Al | Microphone analog input (+) | - All channels are differential input channels, which can be applied for input of microphone (usually an electret microphone is used). - AO channels are differential output channels, which can be applied for output of receiver. - The module's internal PA is configured as Class AB by default. #### 4.1.1. Audio Interfaces Design Considerations It is recommended to use the electret microphone with dual built-in capacitors (e.g., 10 pF and 33 pF) for filtering out RF interference, thus reducing TDD noise. The 33 pF capacitor is applied for filtering out RF interference when the module is transmitting at EGSM900. Without placing this capacitor, TDD noise could be heard. The 10 pF capacitor here is used for filtering out RF interference at DCS1800. Note that the resonant frequency point of a capacitor largely depends on the material and production technique. Therefore, you would have to discuss with your capacitor vendors to choose the most suitable capacitor for filtering out high-frequency noises. The filter capacitors on the PCB board should be placed as close to the audio devices or audio interfaces as possible, and the traces should be as short as possible. They should go through the filter capacitors before arriving at other connection points. To reduce radio or other signal interference, RF antennas should be placed away from audio interfaces and audio traces. Power traces should not be parallel with and also should be far away from the audio traces. The differential audio traces must be routed according to the differential signal layout rule. # 4.1.2. Microphone Interface Design The microphone channel reference circuit is shown in the following figure. Figure 17: Reference Design for Microphone Interface #### NOTE MIC channel is sensitive to ESD, so it is not recommended to remove the ESD components used for protecting the MIC. #### 4.1.3. Receiver Interface Design The receiver channel reference circuit is shown in the following figure: Figure 18: Reference Design for Receiver Interface # 4.2. USB Interface The module provides an integrated Universal Serial Bus (USB) interface compliant with the USB 2.0 specification and supporting full-speed (12 Mbps) and high-speed (480 Mbps) modes. The USB interface can only serve as a slave device. **Table 12: Functions of USB Interface** | Functions | | | |--------------------------|--------------|--| | AT command communication | $\checkmark$ | | | Data transmission | $\checkmark$ | | | Software debugging | $\checkmark$ | | | Firmware upgrade | V | | Table 13: Pin Definition of USB Interface | Pin Name | Pin No. | I/O | Description | Comment | |----------|---------|-----|---------------------------|-------------------------------------------------------------------------------| | USB_VBUS | 8 | AI | USB connection detect | Typ. 5.0 V<br>Min. 3.5 V | | USB_DP | 9 | AIO | USB differential data (+) | USB 2.0 compliant. | | USB_DM | 10 | AIO | USB differential data (-) | - Requires differential impedance of 90 $\Omega$ . If unused, keep them open. | For more details about the USB 2.0 specifications, visit <a href="http://www.usb.org/home.">http://www.usb.org/home.</a> Reserve test points for debugging and firmware upgrade in your design. The following figure shows a reference circuit of USB interface. Figure 19: Reference Circuit of USB Application A common mode choke L1 is recommended to be added in series between the module and your MCU to suppress EMI spurious transmission. Meanwhile, the 0 $\Omega$ resistors (R3 and R4) should be added in series between the module and the test points so as to facilitate debugging, and the resistors are not mounted by default. To ensure the signal integrity of USB data lines, L1, R3, and R4 must be placed close to the module, and resistors R3 and R4 should be placed close to each other. The extra stubs of trace must be as short as possible. When designing the USB interface, you should follow the following principles to meet USB 2.0 specification. - Route the USB signal traces as differential pairs with ground surrounded. The impedance of USB differential trace is 90 Ω. - Do not route signal traces under or near crystals, oscillators, magnetic devices, and RF signal traces. Route the USB differential traces in inner-layer of the PCB, and surround the traces with ground on that layer and ground planes above and below. Pay attention to the selection of the ESD component on the USB data line. Its stray capacitance should not exceed 2 pF and should be placed as close as possible to the USB connector. # 4.3. USB\_BOOT Interface The module provides a USB\_BOOT interface. Pull up USB\_BOOT to VDD\_EXT before powering on the module, which will enter the download mode when it is turned on. In this mode, the module supports firmware upgrade over USB interface. Table 14: Pin Definition of USB\_BOOT Interface | Pin Name | Pin No. | I/O | Description | Comment | |----------|---------|-----|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | USB_BOOT | 75 | DI | Control pin for module to enter the download mode | <ul><li>1.8 V power domain.</li><li>Active high.</li><li>A circuit that enables the module to enter the download mode must be reserved.</li></ul> | The following figure shows a reference circuit of USB\_BOOT interface. Figure 20: Reference Circuit of USB\_BOOT Interface # 4.4. (U)SIM Interfaces The module provides 2 (U)SIM interfaces that supports Dual SIM Single Standby. The (U)SIM interfaces circuitry meets ETSI requirement and IMT-2000 specification. Either 1.8 V or 3.0 V (U)SIM card is supported. Table 15: Pin Definition of (U)SIM Interfaces | Pin Name | Pin No. | I/O | Description | Comment | |------------|---------|-----|------------------------------|---------------------------------------------------------------------------------------------------| | USIM1_VDD | 43 | РО | (U)SIM1 card power supply | Either 1.8 V or 3.0 V (U)SIM card is supported and can be identified automatically by the module. | | USIM1_DATA | 45 | DIO | (U)SIM1 card data | | | USIM1_CLK | 46 | DO | (U)SIM1 card clock | | | USIM1_RST | 44 | DO | (U)SIM1 card reset | | | USIM1_DET | 42 | DI | (U)SIM1 card hot-plug detect | 1.8 V power domain. If unused, keep it open. | | USIM1_GND | 47 | - | Ground | Specified ground for (U)SIM1 card | | USIM2_VDD | 87 | РО | (U)SIM2 card power supply | Either 1.8 V or 3.0 V (U)SIM card is supported and can be identified automatically by the module. | | USIM2_DATA | 86 | Ю | (U)SIM2 card data | | | USIM2_CLK | 84 | DO | (U)SIM2 card clock | | | USIM2_RST | 85 | DO | (U)SIM2 card reset | | | USIM2_DET | 83 | DI | (U)SIM2 card hot-plug detect | 1.8 V power domain. If unused, keep it open | The module supports (U)SIM card hot-plug via the USIM1\_DET pin and both high- and low-level detections are supported. By default, the function is disabled, and see **AT+QSIMDET** in **document [2]** for more details. The following figure shows a reference design for (U)SIM interface with an 8-pin (U)SIM card connector. Figure 21: Reference Circuit of (U)SIM Interface with an 8-pin (U)SIM Card Connector If (U)SIM card detection function is not needed, please keep USIM1\_DET unconnected. A reference circuit for (U)SIM interface with a 6-pin (U)SIM card connector is illustrated in the following figure. Figure 22: Reference Circuit of (U)SIM Interface with a 6-pin (U)SIM Card Connector To enhance the reliability and availability of the (U)SIM card in applications, follow the criteria below in (U)SIM circuit design: - Place (U)SIM card connector as close to the module as possible. Keep the trace length as short as possible, at most 200 mm. - Keep (U)SIM card signals away from RF and VBAT traces. - Ensure the bypass capacitor between USIM\_VDD and GND is less than 1 μF, and the capacitor should be close to the (U)SIM card connector. - To avoid cross-talk between USIM\_DATA and USIM\_CLK, keep them away from each other and shield them with surrounded ground. - To offer good ESD protection, it is recommended to add a TVS diode array of which the parasitic capacitance should be less than 15 pF. Add 0 Ω resistors in series between the module and the (U)SIM card to facilitate debugging. The 33 pF capacitors are used for filtering interference of EGSM900. Additionally, keep the (U)SIM peripheral circuit close to the (U)SIM card connector. - The pull-up resistor on USIM\_DATA can improve anti-jamming capability of the (U)SIM card. If the (U)SIM card traces are too long, or the interference source is relatively close, it is recommended to add a pull-up resistor near the (U)SIM card connector. #### 4.5. I2C and PCM Interfaces The module provides one I2C interface and one pulse code modulation (PCM) interface. The PCM interface of the module only supports slave mode; therefore, the clock signal of the codec IC needs to be provided externally. Table 16: Pin Definition of I2C and PCM Interfaces | Pin Name | Pin No. | I/O | Description | Comment | |----------|---------|-----|---------------------|-------------------------------------------------------------------------------| | I2C_SCL | 40 | OD | I2C serial clock | External pull-up resistor is required. | | I2C_SDA | 41 | OD | I2C serial data | <ul><li>1.8 V power domain only.</li><li>If unused, keep them open.</li></ul> | | PCM_DIN | 6 | DI | PCM data input | | | PCM_DOUT | 7 | DO | PCM data output | 1.8 V power domain. | | PCM_SYNC | 5 | DI | PCM data frame sync | If unused, keep them open. | | PCM_CLK | 4 | DI | PCM clock | | The following figure shows a reference design of I2C and PCM interfaces with an external codec IC. Figure 23: Reference Circuit of I2C and PCM Application with Audio Codec # **NOTE** - 1. It is recommended to reserve an RC (R = 22 $\Omega$ , C = 22 pF) circuit on the PCM traces, especially for PCM\_CLK. - 2. The I2C interface supports simultaneous connection of multiple peripherals except for codec IC. In other words, if a codec IC has been mounted on the I2C bus, no other peripherals can be mounted; if there is no codec IC on the bus, multiple peripherals can be mounted. #### 4.6. UART Interfaces The module provides three UART interfaces: main UART, debug UART, and auxiliary UART. Their features are described as follows. - Main UART interface supports baud rates of 4800 bps, 9600 bps, 19200 bps, 38400 bps, 57600 bps, 115200 bps, 230400 bps, 460800 bps, and 921600 bps, and the default setting is 115200 bps. It supports RTS and CTS hardware flow control. This interface is used for data transmission and AT command communication. - Debug UART interface supports 921600 bps baud rate. It is used for log output. - Auxiliary UART. **Table 17: Pin Definition of Main UART Interface** | Pin No. | I/O | Description | Comment | |---------|----------------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 36 | DO | DTE clear to send signal to DCE (connect to DTE's CTS) | | | 37 | DI | DTE request to send signal to DCE (connect to DTE's RTS) | | | 34 | DI | Main UART receive | 1.8 V power domain. | | 38 | DO | Main UART data carrier detect | If unused, keep them open. | | 35 | DO | Main UART transmit | | | 39 | DO | Main UART ring indication | | | 30 | DI | Main UART data terminal ready | - | | | 36<br>37<br>34<br>38<br>35<br>39 | 36 DO 37 DI 34 DI 38 DO 35 DO 39 DO | DTE clear to send signal to DCE (connect to DTE's CTS) DTE request to send signal to DCE (connect to DTE's RTS) DI Main UART receive DO Main UART data carrier detect DO Main UART transmit DO Main UART ring indication | Table 18: Pin Definition of Debug UART Interface | Pin Name | Pin No. | I/O | Description | Comment | | |----------|---------|-----|---------------------|------------------------------------------------|--| | DBG_RXD | 22 | DI | Debug UART receive | 1.8 V power domain. If unused, keep them open. | | | DBG_TXD | 23 | DO | Debug UART transmit | | | **Table 19: Auxiliary UART Interface** | Pin Name | Pin No. | I/O | Description | Comment | | |----------|---------|-----|-------------------------|------------------------------------------------|--| | AUX_TXD | 27 | DO | Auxiliary UART transmit | 1.8 V power domain. If unused, keep them open. | | | AUX_RXD | 28 | DI | Auxiliary UART receive | | | The module provides 1.8 V UART interfaces. Use a level shifter if the application is equipped with a 3.3 V UART interface. A level shifter TXS0108EPWR provided by Texas Instruments is recommended. The following figure shows a reference design. Figure 24: Reference Circuit with Translator Chip Please visit <a href="http://www.ti.com">http://www.ti.com</a> for more information. Another example with transistor circuit is shown as follows. For the design of circuits in dotted lines, please refer to that of the circuits in solid lines, but please pay attention to the direction of connection. Figure 25: Reference Circuit with Transistor Circuit #### NOTE - 1. Transistor circuit solution is not suitable for applications with baud rates exceeding 460 kbps. - Please note that the module CTS is connected to the host CTS, and the module RTS is connected to the host RTS. - 3. When using pins 30, 38, and 39, please note that these pins will have a period of variable level state (not controllable by software) after the module is powered on: first high level (3 V) for 2 s and then low level (0 V) for 1.2 s, before they can be configured as 1.8 V input or output. Please evaluate whether the unstable output state on power-up meets your application design requirements based on the specific usage scenario and circuit design. ## 4.7. ADC Interfaces The module provides two analog-to-digital converter (ADC) interfaces. You can use AT+QADC=0 and AT+QADC=1 to read the voltage values on ADC0 and ADC1 respectively. See *document* [2] for more details. To improve the accuracy of ADC, surround the trace of ADC with ground. Table 20: Pin Definition of ADC Interfaces | Pin Name | Pin No. | I/O | Description | Comment | |----------|---------|-----|----------------------------------|----------------------------| | ADC0 | 24 | Al | - Canaral nurnage ADC interfered | A 1 kΩ series resistor is | | ADC1 | 2 | Al | General-purpose ADC interfaces | If unused, keep them open. | Table 21: Characteristics of ADC Interfaces | Parameter | Min. | Тур. | Max. | Unit | |--------------------|------|------|------|------| | ADC0 Voltage Range | 0.1 | - | VBAT | V | | ADC1 Voltage Range | 0.1 | - | VBAT | V | | ADC Resolution | - | 12 | - | bits | # NOTE - 1. The input voltage of ADC should not exceed its corresponding voltage range. - 2. Do not supply any voltage to ADC pins when VBAT is removed. - 3. Resistor divider circuit for ADC application is recommended. If the input voltage of ADC interfaces is designed with a resistor divider circuit, the resistance value of the external divider resistor must be less than 100 k $\Omega$ . Otherwise, the ADC measurement accuracy will be reduced significantly. #### 4.8. SPI Interface The module provides an SPI interface that only supports master mode. It has a working voltage of 1.8 V and a maximum clock frequency of 25 MHz. **Table 22: Pin Definition of SPI Interface** | Pin Name | Pin No. | I/O | Description | Comment | |----------|---------|-----|------------------------|-------------------------------------------------| | SPI_CLK | 26 | DO | SPI clock | 1.8 V power domain. If unused, keep them open. | | SPI_CS | 25 | DO | SPI chip select | | | SPI_DIN | 88 | DI | SPI master mode input | | | SPI_DOUT | 64 | DO | SPI master mode output | | # NOTE When the 4-wire SPI interface is connected to NOR Flash, it supports basic flash read, write, erase, and other operations, but you need to perform wear leveling. It does not support file system and can only be used for storage purpose. # 4.9. PSM Interface\* The module supports power saving mode (PSM). It enters the PSM through the following AT commands when working normally. - AT+CFUN=4: Enter airplane mode. - AT+QSCLK=3: Enable PSM. - AT+CFUN=1: Exit airplane mode. Pulling up the PSM\_EINT pin externally or setting the timer by software will enable the module to exit PSM. **Table 23: Pin Definition of PSM Interface** | Pin Name | Pin No. | I/O | Description | |----------|---------|-----|-------------------------------------------------------| | PSM_IND | 1 | DO | Indicates the module's power saving mode. | | PSM_EINT | 96 | DI | External interrupt pin. Wakes up the module from PSM. | # 4.10. Indication Signals **Table 24: Pin Definition of Indication Signals** | Pin Name | Pin No. | I/O | Description | Comment | |------------|---------|-----|------------------------------------------------|--------------------------| | STATUS | 20 | DO | Indicates the module's operation status | 1.8 V power | | AP_READY | 19 | DI | Application processor ready | domain. If unused, keep | | NET_STATUS | 21 | DO | Indicates the module's network activity status | them open. | # **4.10.1. NET\_STATUS** The network indication pin NET\_STATUS can drive the network status indicator. The following table describes its pin definition and working states in different network status. Table 25: Pin Definition of Network Connection Status/Activity Indication | Pin Name | Pin No. | I/O | Description | DC Characteristics | Comment | |------------|---------|-----|------------------------------------------------|----------------------------------------------|----------------------------------------------| | NET_STATUS | 21 | DO | Indicates the module's network activity status | $V_{OH}min = 1.35 V$<br>$V_{OL}max = 0.45 V$ | 1.8 V power domain. If unused, keep it open. | Table 26: Working States of Network Connection Status/Activity Indication | Pin Name | State | Network Status | |------------|------------------------------------------|-------------------| | NET_STATUS | Flicker slowly (200 ms high/1800 ms low) | Network searching | | Flicker quickly (234 ms high/266 ms low) | Registered on network and idle | |------------------------------------------|--------------------------------| | Flicker rapidly (63 ms low /62 ms high) | Data transfer is ongoing | | Always high | Voice calling | Figure 26: Reference Circuit of Network Status Indication # 4.10.2. STATUS The STATUS pin is an open drain output for indicating the module's operation status. It will output high level when module is powered on successfully. **Table 27: Pin Definition of STATUS** | Pin Name | Pin No. | I/O | Description | Comment | |----------|---------|-----|-----------------------------------------|----------------------------------------------| | STATUS | 20 | DO | Indicates the module's operation status | 1.8 V power domain. If unused, keep it open. | A reference circuit is shown as below. Figure 27: Reference Circuit of STATUS #### 4.10.3. MAIN\_RI You can configure MAIN\_RI behaviors with **AT+QCFG="risignaltype","physical"**. No matter on which port a URC is presented, the URC will trigger the behaviors of MAIN\_RI. MAIN\_RI behavior can be configured flexibly. The default behaviors of the MAIN\_RI are shown as below. Table 28: Behaviors of MAIN\_RI | State | Response | |-------|----------------------------------------------------------| | Idle | MAIN_RI keeps at high level. | | URC | MAIN_RI outputs 120 ms low pulse when a new URC returns. | The MAIN\_RI behaviors can be changed via AT+QCFG="urc/ri/ring". See document [2] for details. # NOTE - 1. The URC can be output via UART port, USB AT port, and USB modem port, which can be set by **AT+QURCCFG**. The default setting is USB AT port. - 2. When using AP\_READY and MAIN\_RI (pins 19 and 39), please note that they will have a period of variable level state (not controllable by software) after the module is powered on: first high level (3 V) for 2 s and then low level (0 V) for 1.2 s, before they can be configured as 1.8 V input or output. Please evaluate whether the unstable output state on power-up meets your application design requirements based on the specific usage scenario and circuit design. # **5** Antenna Interfaces The module provides a main antenna interface and a Bluetooth/Wi-Fi Scan antenna interface. The impedance of antenna ports is $50~\Omega$ . # 5.1. Main Antenna and Bluetooth/Wi-Fi Scan Antenna Interfaces #### 5.1.1. Pin Definition **Table 29: Pin Definition of RF Antennas** | Pin Name | Pin No. | I/O | Description | Comment | |------------------|---------|-----|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | ANT_MAIN | 60 | AIO | Main antenna interface | 50 $Ω$ impedance. | | ANT_BT/WIFI_SCAN | 56 | AIO | The shared interface for Bluetooth and Wi-Fi Scan | Bluetooth and Wi-Fi Scan cannot be used simultaneously; Wi-Fi Scan can only receive but not transmit. 50 Ω impedance. If unused, keep it open. | # **5.1.2. Operating Frequency** **Table 30: Operating Frequency of EG915U-CN** | Operating Frequency | Transmit (MHz) | Receive (MHz) | |---------------------|----------------|---------------| | EGSM900 | 880-915 | 925-960 | | DCS1800 | 1710-1785 | 1805-1880 | | LTE-FDD B1 | 1920-1980 | 2110-2170 | | LTE-FDD B3 | 1710-1785 | 1805-1880 | | LTE-FDD B5 | 824-849 | 869-894 | | | | | | LTE-FDD B8 | 880-915 | 925-960 | |-------------|-----------|-----------| | LTE-TDD B34 | 2010-2025 | 2010-2025 | | LTE-TDD B38 | 2570-2620 | 2570-2620 | | LTE-TDD B39 | 1880-1920 | 1880-1920 | | LTE-TDD B40 | 2300-2400 | 2300-2400 | | LTE-TDD B41 | 2535-2675 | 2535-2675 | Table 31: Operating Frequency of EG915U-EU | Operating Frequency | Transmit (MHz) | Receive (MHz) | |---------------------|----------------|---------------| | GSM850 | 824-849 | 869-894 | | PCS1900 | 1850-1910 | 1930-1990 | | EGSM900 | 880-915 | 925-960 | | DCS1800 | 1710-1785 | 1805-1880 | | LTE-FDD B1 | 1920-1980 | 2110-2170 | | LTE-FDD B3 | 1710-1785 | 1805-1880 | | LTE-FDD B5 | 824-849 | 869-894 | | LTE-FDD B7 | 2500-2570 | 2620-2690 | | LTE-FDD B8 | 880-915 | 925-960 | | LTE-FDD B20 | 832-862 | 791-821 | | LTE-FDD B28 | 703-748 | 758-803 | Table 32: Operating Frequency of EG915U-LA | Operating Frequency | Transmit (MHz) | Receive (MHz) | |---------------------|----------------|---------------| | GSM850 | 824-849 | 869-894 | | PCS1900 | 1850-1910 | 1930-1990 | | EGSM900 | 880-915 | 925-960 | |-------------|-----------|-----------| | DCS1800 | 1710-1785 | 1805-1880 | | LTE-FDD B2 | 1850-1910 | 1930-1990 | | LTE-FDD B3 | 1710-1785 | 1805-1880 | | LTE-FDD B4 | 1710-1755 | 2110-2155 | | LTE-FDD B5 | 824-849 | 869-894 | | LTE-FDD B7 | 2500-2570 | 2620-2690 | | LTE-FDD B8 | 880-915 | 925-960 | | LTE-FDD B28 | 703-748 | 758-803 | | LTE-FDD B66 | 1710-1780 | 2110-2200 | | | | | NOTE Only EG915U-CN supports LTE-TDD. # 5.1.3. Reference Design of Antenna Interfaces A reference design of ANT\_MAIN pin and ANT\_BT/WIFI\_SACN pin are shown as below. A $\pi$ -type matching circuit should be reserved for better RF performance. The capacitors are not mounted by default. Figure 28: Reference Circuit of RF Antennas # 5.1.4. RF Routing Guidelines For user's PCB, the characteristic impedance of all RF traces should be controlled as 50 $\Omega$ . The impedance of the RF traces is usually determined by the trace width (W), the materials' dielectric constant, the height from the reference ground to the signal layer (H), and the spacing between the RF traces and the ground (S). Microstrip or coplanar waveguide is typically used in RF layout to control characteristic impedance. The following are reference designs of microstrip or coplanar waveguide with different PCB structures. Figure 29: Microstrip Design on a 2-layer PCB Figure 30: Coplanar Waveguide Design on a 2-layer PCB Figure 31: Coplanar Waveguide Design on a 4-layer PCB (Layer 3 as Reference Ground) Figure 32: Coplanar Waveguide Design on a 4-layer PCB (Layer 4 as Reference Ground) To ensure RF performance and reliability, follow the principles below in RF layout design: - Use an impedance simulation tool to accurately control the characteristic impedance of RF traces to 50 Ω. - The GND pins adjacent to RF pins should not be designed as thermal relief pads, and should be fully connected to ground. - The distance between the RF pins and the RF connector should be as short as possible and all the right-angle traces should be changed to curved ones. The recommended trace angle is 135°. - There should be clearance under the signal pin of the antenna connector or solder joint. - The reference ground of RF traces should be complete. Meanwhile, adding some ground vias around RF traces and the reference ground could help to improve RF performance. The distance between the ground vias and RF traces should be no less than two times the width of RF signal traces (2 x W). - Keep RF traces away from interference sources, and avoid intersection and paralleling between traces on adjacent layers. For more details about RF layout, see document [3]. #### 5.2. Antenna Installation # 5.2.1. Antenna Design Requirement **Table 33: Requirements for Antenna Design** | Туре | Requirements | |------------|---------------------------------| | | VSWR: ≤ 2 | | | Efficiency: > 30 % | | | Max input power: 50 W | | GSM/LTE | Input impedance: 50 $\Omega$ | | GSIVI/LI E | Cable insertion loss: | | | < 1 dB: LB (< 1 GHz) | | | < <b>1.5 dB:</b> MB (1–2.3 GHz) | | | < 2 dB: HB (> 2.3 GHz) | # 5.2.2. RF Connector Recommendation If RF connector is used for antenna connection, it is recommended to use U.FL-R-SMT connector provided by Hirose. Figure 33: Dimensions of U.FL-R-SMT Connector (Unit: mm) U.FL-LP serial connectors listed in the following figure can be used to match the U.FL-R-SMT. | | U.FL-LP-040 | U.FL-LP-066 | U.FL-LP(V)-040 | U.FL-LP-062 | U.FL-LP-088 | |------------------|------------------------------|-------------------------------------------------|------------------------------|----------------------------|-----------------------------------------| | Part No. | 4 | £ 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 4 | 3.4 | 87 | S 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 | | Mated Height | 2.5mm Max.<br>(2.4mm Nom.) | 2.5mm Max.<br>(2.4mm Nom.) | 2.0mm Max.<br>(1.9mm Nom.) | 2.4mm Max.<br>(2.3mm Nom.) | 2.4mm Max.<br>(2.3mm Nom.) | | Applicable cable | Dia. 0.81mm<br>Coaxial cable | Dia. 1.13mm and<br>Dia. 1.32mm<br>Coaxial cable | Dia. 0.81mm<br>Coaxial cable | Dia. 1mm<br>Coaxial cable | Dia. 1.37mm<br>Coaxial cable | | Weight (mg) | 53.7 | 59.1 | 34.8 | 45.5 | 71.7 | | RoHS | | | YES | | | Figure 34: Mechanicals of U.FL-LP Connectors The following figure describes the space factor of mated connector. Figure 35: Space Factor of Mated Connector (Unit: mm) For more details, please visit <a href="http://hirose.com">http://hirose.com</a>. # 6 Reliability, Radio, and Electrical Characteristics # 6.1. Absolute Maximum Ratings Absolute maximum ratings for power supply and voltage on digital and analog pins of the module are listed in the following table. **Table 34: Absolute Maximum Ratings** | Parameter | Min. | Max. | Unit | |-------------------------|------|------|------| | VBAT_RF/VBAT_BB | -0.3 | 6.0 | V | | USB_VBUS | -0.3 | 5.5 | V | | Peak Current of VBAT_BB | - | 1.0 | A | | Peak Current of VBAT_RF | - | 2.5 | А | | Voltage on Digital Pins | -0.3 | 2.3 | V | | Voltage at ADC0 | 0 | VBAT | V | | Voltage at ADC1 | 0 | VBAT | V | # 6.2. Power Supply Ratings **Table 35: Power Supply Ratings** | Parameter | Description | Conditions | Min. | Тур. | Max. | Unit | |-----------|-------------|--------------------------------|------|------|------|------| | VBAT | VBAT_BB and | The actual input voltages must | 3.3 | 3.8 | 4.3 | V | | VDAT | VBAT_RF | be kept between the minimum | | 5.0 | | | | | | and maximum values. | | | | | |-------------------|------------------------------------------------|----------------------------------------|-----|-----|------|----| | | Voltage drop during transmitting burst | Maximum power control level at EGSM900 | - | - | 400 | mV | | I <sub>VBAT</sub> | Peak supply current (during transmission slot) | Maximum power control level at EGSM900 | - | 1.7 | 2.5 | А | | USB_VBUS | USB connection detection | - | 3.5 | 5.0 | 5.25 | V | # **6.3. Power Consumption** **Table 36: EG915U-CN Current Consumption** | Description | Conditions | Тур. | Unit | |-------------|--------------------------------------|------|------| | OFF state | Power down | 32 | μΑ | | | AT+CFUN=0 (USB disconnected) | 1.0 | mA | | | AT+CFUN=0 (USB connected) | 2.2 | mA | | | AT+CFUN=4 (USB disconnected) | 1.0 | mA | | | AT+CFUN=4 (USB connected) | 2.3 | mA | | | EGSM900 @ DRX = 2 (USB disconnected) | 2.0 | mA | | | EGSM900 @ DRX = 5 (USB disconnected) | 1.5 | mA | | Sloop state | EGSM900 @ DRX = 5 (USB connected) | 2.7 | mA | | Sleep state | EGSM900 @ DRX = 9 (USB disconnected) | 1.3 | mA | | | DCS1800 @ DRX = 2 (USB disconnected) | 2.0 | mA | | | DCS1800 @ DRX = 5 (USB disconnected) | 1.5 | mA | | | DCS1800 @ DRX = 5 (USB connected) | 2.7 | mA | | | DCS1800 @ DRX = 9 (USB disconnected) | 1.3 | mA | | | LTE-FDD @ PF = 32 (USB disconnected) | 2.5 | mA | | | LTE-FDD @ PF = 64 (USB disconnected) | 1.8 | mA | | | LTE-FDD @ PF = 64 (USB connected) | 3.0 | mA | |--------------------|---------------------------------------|------|----| | | LTE-FDD @ PF = 128 (USB disconnected) | 1.4 | mA | | | LTE-FDD @ PF = 256 (USB disconnected) | 1.2 | mA | | | LTE-TDD @ PF = 32 (USB disconnected) | 2.5 | mA | | | LTE-TDD @ PF = 64 (USB disconnected) | 1.8 | mA | | | LTE-TDD @ PF = 64 (USB connected) | 3.1 | mA | | | LTE-TDD @ PF = 128 (USB disconnected) | 1.4 | mA | | | LTE-TDD @ PF = 256 (USB disconnected) | 1.2 | mA | | | EGSM900 @ DRX = 5 (USB disconnected) | 12.2 | mA | | | EGSM900 @ DRX = 5 (USB connected) | 28.5 | mA | | | LTE-FDD @ PF = 64 (USB disconnected) | 12.5 | mA | | Idle state | LTE-FDD @ PF = 64 (USB connected) | 29.0 | mA | | | LTE-TDD @ PF = 64 (USB disconnected) | 12.5 | mA | | | LTE-TDD @ PF = 64 (USB connected) | 29.0 | mA | | | LTE-FDD B1 @ 22.93 dBm | 571 | mA | | | LTE-FDD B3 @ 22.86 dBm | 583 | mA | | | LTE-FDD B5 @ 23.51 dBm | 527 | mA | | | LTE-FDD B8 @ 22.79 dBm | 568 | mA | | LTE data transfer | LTE-FDD B34 @ 23.32 dBm | 268 | mA | | | LTE-FDD B38 @ 23.29 dBm | 300 | mA | | | LTE-FDD B39 @ 23.15 dBm | 241 | mA | | | LTE-FDD B40 @ 22.97 dBm | 284 | mA | | | LTE-FDD B41 @ 23.06 dBm | 296 | mA | | | GSM900 4DL/1UL @ 32.86 dBm | 226 | mA | | GPRS data transfer | GSM900 3DL/2UL @ 30.86 dBm | 343 | mA | | | GSM900 2DL/3UL @ 28.81 dBm | 392 | mA | | | | | | | | GSM900 1DL/4UL @ 26.63 dBm | 405 | mA | |----------------------------------|-----------------------------|------|----| | | DCS1800 4DL/1UL @ 30.13 dBm | 160 | mA | | | DCS1800 3DL/2UL @ 28.12 dBm | 221 | mA | | | DCS1800 2DL/3UL @ 26.01 dBm | 249 | mA | | | DCS1800 1DL/4UL @ 23.94 dBm | 258 | mA | | | GSM900 PCL=5 @ 32.83 dBm | 245 | mA | | | GSM900 PCL=12 @ 18.94 dBm | 90 | mA | | CSM vaige cell | GSM900 PCL=19 @ 6.18 dBm | 63 | mA | | GSM voice call | DCS1800 PCL=0 @ 30.12 dBm | 176 | mA | | | DCS1800 PCL=7 @ 15.97 dBm | 75 | mA | | | DCS1800 PCL=15 @ 0.28 dBm | 57 | mA | | | GSM900 PCL=5 @ 32.83 dBm | 1.77 | А | | GSM voice call<br>(Max. Current) | GSM900 PCL=12 @ 18.94 dBm | 0.44 | А | | | GSM900 PCL=19 @ 6.18 dBm | 0.18 | А | | | DCS1800 PCL=0 @ 30.12 dBm | 1.18 | А | | | DCS1800 PCL=7 @ 15.97 dBm | 0.3 | А | | | DCS1800 PCL=15 @ 0.28 dBm | 0.15 | А | | | | | | Table 37: EG915U-EU Current Consumption | Description | Conditions | Тур. | Unit | |-------------|--------------------------------------|------|------| | OFF state | Power down | 43 | μΑ | | | AT+CFUN=0 (USB disconnected) | 1.01 | mA | | Sleep state | AT+CFUN=0 (USB connected) | 2.2 | mA | | | AT+CFUN=4 (USB disconnected) | 1.02 | mA | | | AT+CFUN=4 (USB connected) | 2.21 | mA | | | EGSM900 @ DRX = 2 (USB disconnected) | 2.09 | mA | | | EGSM900 @ DRX = 5 (USB disconnected) | 1.55 | mA | |--------------------|---------------------------------------|-------|----| | | EGSM900 @ DRX = 5 (USB connected) | 2.67 | mA | | | EGSM900 @ DRX = 9 (USB disconnected) | 1.39 | mA | | | DCS1800 @ DRX = 2 (USB disconnected) | 2.1 | mA | | | DCS1800 @ DRX = 5 (USB disconnected) | 1.5 | mA | | | DCS1800 @ DRX = 5 (USB connected) | 2.78 | mA | | | DCS1800 @ DRX = 9 (USB disconnected) | 1.36 | mA | | | LTE-FDD @ PF = 32 (USB disconnected) | 3.49 | mA | | | LTE-FDD @ PF = 64 (USB disconnected) | 2.22 | mA | | | LTE-FDD @ PF = 64 (USB connected) | 3.48 | mA | | | LTE-FDD @ PF = 128 (USB disconnected) | 1.63 | mA | | | LTE-FDD @ PF = 256 (USB disconnected) | 1.34 | mA | | | EGSM900 @ DRX = 5 (USB disconnected) | 12.05 | mA | | Idle state | EGSM900 @ DRX = 5 (USB connected) | 27.3 | mA | | idle State | LTE-FDD @ PF = 64 (USB disconnected) | 12.38 | mA | | | LTE-FDD @ PF = 64 (USB connected) | 27.58 | mA | | | LTE-FDD B1 @ 22.29 dBm | 638 | mA | | | LTE-FDD B3 @ 22.88 dBm | 617 | mA | | | LTE-FDD B5 @ 23.01 dBm | 637 | mA | | LTE data transfer | LTE-FDD B7 @ 22.95 dBm | 793 | mA | | | LTE-FDD B8 @ 23.17 dBm | 696 | mA | | | LTE-FDD B20 @ 23.05 dBm | 516 | mA | | | LTE-FDD B28 @ 23.06 dBm | 559 | mA | | CDDC data transfer | GSM850 4DL/1UL @ 32.96 dBm | 266 | mA | | GPRS data transfer | GSM850 3DL/2UL @ 30.7 dBm | 394 | mA | | | GSM850 2DL/3UL @ 28.66 dBm | 457 | mA | |----------------|-----------------------------|-----|----| | | GSM850 1DL/4UL @ 26.41 dBm | 464 | mA | | | GSM900 4DL/1UL @ 32.31 dBm | 245 | mA | | | GSM900 3DL/2UL @ 30.7 dBm | 371 | mA | | | GSM900 2DL/3UL @ 28.66 dBm | 445 | mA | | | GSM900 1DL/4UL @ 26.63 dBm | 452 | mA | | | DCS1800 4DL/1UL @ 29.84 dBm | 171 | mA | | | DCS1800 3DL/2UL @ 27.89 dBm | 242 | mA | | | DCS1800 2DL/3UL @ 25.85 dBm | 269 | mA | | | DCS1800 1DL/4UL @ 23.78 dBm | 279 | mA | | | PCS1900 4DL/1UL @ 29.68 dBm | 171 | mA | | | PCS1900 3DL/2UL @ 27.74 dBm | 247 | mA | | | PCS1900 2DL/3UL @ 25.66 dBm | 279 | mA | | | PCS1900 1DL/4UL @ 23.59 dBm | 295 | mA | | | GSM850 PCL = 5 @ 32.82 dBm | 289 | mA | | GSM voice call | GSM850 PCL = 12 @ 19.08 dBm | 111 | mA | | | GSM850 PCL = 19 @ 6.12 dBm | 80 | mA | | | GSM900 PCL = 5 @ 32.34 dBm | 261 | mA | | | GSM900 PCL = 12 @ 19.06 dBm | 109 | mA | | | GSM900 PCL = 19 @ 5.39 dBm | 79 | mA | | | DCS1800 PCL = 0 @ 29.89 dBm | 196 | mA | | | DCS1800 PCL = 7 @ 15.96 dBm | 91 | mA | | | DCS1800 PCL = 15 @ 0.95 dBm | 75 | mA | | | PCS1900 PCL = 0 @ 29.66 dBm | 193 | mA | | | PCS1900 PCL = 7 @ 15.59 dBm | 93 | mA | | | PCS1900 PCL = 15 @ 0.58 dBm | 75 | mA | |----------------------------------|-----------------------------|------|----| | GSM voice call<br>(Max. Current) | GSM850 PCL = 5 @ 32.82 dBm | 1.88 | А | | | GSM850 PCL = 12 @ 19.08 dBm | 0.46 | А | | | GSM850 PCL = 19 @ 6.12 dBm | 0.19 | А | | | GSM900 PCL = 5 @ 32.34 dBm | 1.72 | А | | | GSM900 PCL = 12 @ 19.06 dBm | 0.44 | А | | | GSM900 PCL = 19 @ 5.39 dBm | 0.19 | А | | | DCS1800 PCL = 0 @ 29.89 dBm | 1.13 | А | | | DCS1800 PCL = 7 @ 15.96 dBm | 0.30 | А | | | DCS1800 PCL = 15 @ 0.95 dBm | 0.16 | А | | | PCS1900 PCL = 0 @ 29.66 dBm | 1.10 | А | | | PCS1900 PCL = 7 @ 15.59 dBm | 0.33 | А | | | PCS1900 PCL = 15 @ 0.58 dBm | 0.15 | А | | | | | | **Table 38: EG915U-LA Current Consumption** | Description | Conditions | Тур. | Unit | |-------------|--------------------------------------|------|------| | OFF state | Power down | 40 | uA | | Sleep state | AT+CFUN=0 (USB disconnected) | 0.98 | mA | | | AT+CFUN=0 (USB connected) | 2.38 | mA | | | AT+CFUN=4 (USB disconnected) | 1.06 | mA | | | AT+CFUN=4 (USB connected) | 2.43 | mA | | | EGSM900 @ DRX = 2 (USB disconnected) | 2.20 | mA | | | EGSM900 @ DRX = 5 (USB disconnected) | 1.65 | mA | | | EGSM900 @ DRX = 5 (USB connected) | 3.07 | mA | | | EGSM900 @ DRX = 9 (USB disconnected) | 1.47 | mA | | | DCS1800 @ DRX = 2 (USB disconnected) | 2.22 | mA | | | DCS1800 @ DRX = 5 (USB disconnected) | 1.63 | mA | |--------------------|---------------------------------------|-------|----| | | DCS1800 @ DRX = 5 (USB connected) | 3.03 | mA | | | DCS1800 @ DRX = 9 (USB disconnected) | 1.48 | mA | | | LTE-FDD @ PF = 32 (USB disconnected) | 3.54 | mA | | | LTE-FDD @ PF = 64 (USB disconnected) | 2.25 | mA | | | LTE-FDD @ PF = 64 (USB connected) | 3.74 | mA | | | LTE-FDD @ PF = 128 (USB disconnected) | 1.61 | mA | | | LTE-FDD @ PF = 256 (USB disconnected) | 1.32 | mA | | Idle state | EGSM900 @ DRX = 5 (USB disconnected) | 13.06 | mA | | | EGSM900 @ DRX = 5 (USB connected) | 28.73 | mA | | | LTE-FDD @ PF = 64 (USB disconnected) | 13.05 | mA | | | LTE-FDD @ PF = 64 (USB connected) | 28.61 | mA | | | LTE-FDD B2 @ 22.63d Bm | 694 | mA | | | LTE-FDD B3 @ 22.88 dBm | 667 | mA | | | LTE-FDD B4 @ 22.94d Bm | 718 | mA | | LTE data transfer | LTE-FDD B5 @ 23.01 dBm | 622 | mA | | | LTE-FDD B7 @ 22.95 dBm | 797 | mA | | | LTE-FDD B8 @ 23.17 dBm | 644 | mA | | | LTE-FDD B28 @ 23.06 dBm | 627 | mA | | | LTE-FDD B66 @ 22.81d Bm | 725 | mA | | GPRS data transfer | GSM850 4DL/1UL @ 32.96 dBm | 269 | mA | | | GSM850 3DL/2UL @ 30.7 dBm | 394 | mA | | | GSM850 2DL/3UL @ 28.66 dBm | 463 | mA | | | GSM850 1DL/4UL @ 26.41 dBm | 473 | mA | | | GSM900 4DL/1UL @ 32.31 dBm | 257 | mA | | | GSM900 3DL/2UL @ 30.7 dBm | 372 | mA | | | GSM900 2DL/3UL @ 28.66 dBm | 456 | mA | |----------------|-----------------------------|-----|----| | | GSM900 1DL/4UL @ 26.63 dBm | 452 | mA | | | DCS1800 4DL/1UL @ 29.84 dBm | 174 | mA | | | DCS1800 3DL/2UL @ 27.89 dBm | 244 | mA | | | DCS1800 2DL/3UL @ 25.85 dBm | 270 | mA | | | DCS1800 1DL/4UL @ 23.78 dBm | 280 | mA | | | PCS1900 4DL/1UL @ 29.68 dBm | 179 | mA | | | PCS1900 3DL/2UL @ 27.74 dBm | 250 | mA | | | PCS1900 2DL/3UL @ 25.66 dBm | 289 | mA | | | PCS1900 1DL/4UL @ 23.59 dBm | 295 | mA | | | GSM850 PCL = 5 @ 32.82 dBm | 288 | mA | | | GSM850 PCL = 12 @ 19.08 dBm | 113 | mA | | | GSM850 PCL = 19 @ 6.12 dBm | 80 | mA | | | GSM900 PCL = 5 @ 32.34 dBm | 261 | mA | | | GSM900 PCL = 12 @ 19.06 dBm | 112 | mA | | 0014 | GSM900 PCL = 19 @ 5.39 dBm | 79 | mA | | GSM voice call | DCS1800 PCL = 0 @ 29.89 dBm | 187 | mA | | | DCS1800 PCL = 7 @ 15.96 dBm | 91 | mA | | | DCS1800 PCL = 15 @ 0.95 dBm | 72 | mA | | | PCS1900 PCL = 0 @ 29.66 dBm | 196 | mA | | | PCS1900 PCL = 7 @ 15.59 dBm | 94 | mA | | | PCS1900 PCL = 15 @ 0.58 dBm | 72 | mA | | | | | | # 6.4. Tx Power Table 39: EG915U-CN RF Output Power | Frequency Bands | Max. RF Output Power | Min. RF Output Power | |-----------------------------|----------------------|----------------------| | EGSM900 | 33 dBm ±2 dB | 5 dBm ±5 dB | | DCS1800 | 30 dBm ±2 dB | 0 dBm ±5 dB | | LTE-FDD B1/B3/B5/B8 | 23 dBm ±2 dB | < -39 dBm | | LTE-TDD B34/B38/B39/B40/B41 | 23 dBm ±2 dB | < -39 dBm | # Table 40: EG915U-EU RF Output Power | Frequency Bands | Max. RF Output Power | Min. RF Output Power | |--------------------------------|----------------------|----------------------| | GSM850/EGSM900 | 33 dBm ±2 dB | 5 dBm ±5 dB | | DCS1800/PCS1900 | 30 dBm ±2 dB | 0 dBm ±5 dB | | LTE-FDD B1/B3/B5/B7/B8/B20/B28 | 23 dBm ±2 dB | < -39 dBm | # Table 41: EG915U-LA RF Output Power | Frequency Bands | Max. RF Output Power | Min. RF Output Power | |-----------------------------------|----------------------|----------------------| | GSM850/EGSM900 | 33 dBm ±2 dB | 5 dBm ±5 dB | | DCS1800/PCS1900 | 30 dBm ±2 dB | 0 dBm ±5 dB | | LTE-FDD B2/B3/B4/B5/B7/B8/B28/B66 | 23 dBm ±2 dB | < -39 dBm | # 6.5. Rx Sensitivity Table 42: EG915U-CN Conducted RF Receiving Sensitivity | Frances | Receiving Sensitivity (Typ.) | 3GPP (SIMO) | |----------------------|------------------------------|---------------------| | Frequency | Primary | Primary + Diversity | | EGSM900 | -108.0 | -102 dBm | | DCS1800 | -107.5 | -102 dBm | | LTE-FDD B1 (10 MHz) | -97.3 | -96.3 dBm | | LTE-FDD B3 (10 MHz) | -98 | -93.3 dBm | | LTE-FDD B5 (10 MHz) | -99 | -94.3 dBm | | LTE-FDD B8 (10 MHz) | -99 | -93.3 dBm | | LTE-TDD B34 (10 MHz) | -98 | -96.3 dBm | | LTE-TDD B38 (10 MHz) | -97.6 | -96.3 dBm | | LTE-TDD B39 (10 MHz) | -98.4 | -96.3 dBm | | LTE-TDD B40 (10 MHz) | -98.3 | -96.3 dBm | | LTE-TDD B41 (10 MHz) | -97 | -94.3 dBm | Table 43: EG915U-EU Conducted RF Receiving Sensitivity | Frequency | Receiving Sensitivity (Typ.) Primary | 3GPP (SIMO)<br>Primary + Diversity | |---------------------|---------------------------------------|------------------------------------| | GSM850 | -108 | -102 dBm | | EGSM900 | -106.5 | -102 dBm | | DCS1800 | -107.5 | -102 dBm | | PCS1900 | -107 | -102 dBm | | LTE-FDD B1 (10 MHz) | -97 | -96.3 dBm | | -98.3 | -93.3 dBm | |-------|--------------------------------| | -97.4 | -94.3 dBm | | -96.1 | -94.3 dBm | | -97 | -93.3 dBm | | -98.3 | -93.3 dBm | | -98.6 | -94.8 dBm | | | -97.4<br>-96.1<br>-97<br>-98.3 | Table 44: EG915U-LA Conducted RF Receiving Sensitivity | Francos | Receiving Sensitivity (Typ.) | 3GPP (SIMO) | |----------------------|------------------------------|---------------------| | Frequency | Primary | Primary + Diversity | | GSM850 | -108 | -102 dBm | | EGSM900 | -106.8 | -102 dBm | | DCS1800 | -107.5 | -102 dBm | | PCS1900 | -107.2 | -102 dBm | | LTE-FDD B2 (10 MHz) | -98.1 | -94.3 dBm | | LTE-FDD B3 (10 MHz) | -98.2 | -93.3 dBm | | LTE-FDD B4 (10 MHz) | -97.5 | -96.3 dBm | | LTE-FDD B5 (10 MHz) | -97.4 | -94.3 dBm | | LTE-FDD B7 (10 MHz) | -96.1 | -94.3 dBm | | LTE-FDD B8 (10 MHz) | -97.5 | -93.3 dBm | | LTE-TDD B28 (10 MHz) | -99.4 | -93.3 dBm | | LTE-TDD B66 (10 MHz) | -97.9 | -95.8 dBm | #### 6.6. ESD If the static electricity generated by various ways discharges to the module, the module maybe damaged to a certain extent. Thus, please take proper ESD countermeasures and handling methods. For example, wearing anti-static gloves during the development, production, assembly and testing of the module; adding ESD protective component to the ESD sensitive interfaces and points in the product design. The following table shows the electrostatics discharge characteristics of the module. Table 45: Electrostatics Discharge Characteristics (25 °C, 45 % Relative Humidity) | Tested Interfaces | Contact Discharge | Air Discharge | Unit | |------------------------|-------------------|---------------|------| | VBAT, GND | ±5 | ±10 | kV | | All Antenna Interfaces | ±4 | ±8 | kV | | Other Interfaces | ±0.5 | ±1 | kV | # 6.7. Operating and Storage Temperatures **Table 46: Operating and Storage Temperatures** | Parameter | Min. | Тур. | Max. | Unit | |------------------------------------------|------|------|------|------| | Operating Temperature Range <sup>5</sup> | -35 | +25 | +75 | °C | | Extended Operation Range <sup>6</sup> | -40 | +25 | +85 | °C | | Storage Temperature Range | -40 | +25 | +90 | °C | - <sup>&</sup>lt;sup>5</sup> Within operating temperature range, the module is 3GPP compliant. <sup>&</sup>lt;sup>6</sup> Within extended temperature range, the module remains the ability to establish and maintain a voice, SMS, data transmission, etc. There is no unrecoverable malfunction. There are also no effects on radio spectrum and no harm to radio network. Only one or more parameters like P<sub>out</sub> might reduce in their value and exceed the specified tolerances. When the temperature returns to the normal operating temperature levels, the module will meet 3GPP specifications again. # **7** Mechanical Information This chapter describes the mechanical dimensions of the module. All dimensions are measured in millimeter (mm), and the dimensional tolerances are ±0.2 mm unless otherwise specified. #### 7.1. Mechanical Dimensions Figure 36: Module Top and Side Dimensions (Unit: mm) **Figure 37: Module Bottom Dimensions** **NOTE** The package warpage level of the module conforms to the *JEITA ED-7306* standard. # 7.2 Recommended Footprint Figure 38: Recommended Footprint (Top View) # **NOTE** Keep at least 3 mm between the module and other components on the motherboard to improve soldering quality and maintenance convenience. # 7.3 Top and Bottom Views Figure 39: Top and Bottom Views ### NOTE Images above are for illustration purpose only and may differ from the actual module. For authentic appearance and label, please refer to the module received from Quectel. # 8 Storage, Manufacturing, and Packaging # 8.1 Storage Conditions Module is provided with vacuum-sealed packaging. MSL of the module is rated as 3. The storage requirements are shown below. - 1. Recommended Storage Condition: The temperature should be 23 ±5 °C and the relative humidity should be 35–60 %. - 2. The storage life (in vacuum-sealed packaging) is 12 months in Recommended Storage Condition. - 3. The floor life of the module is 168 hours <sup>7</sup> in a plant where the temperature is 23 ±5 °C and relative humidity is below 60 %. After the vacuum-sealed packaging is removed, the module must be processed in reflow soldering or other high-temperature operations within 168 hours. Otherwise, the module should be stored in an environment where the relative humidity is less than 10 % (e.g., a drying cabinet). - 4. The module should be pre-baked to avoid blistering, cracks and inner-layer separation in PCB under the following circumstances: - The module is not stored in Recommended Storage Condition; - Violation of the third requirement above occurs; - Vacuum-sealed packaging is broken, or the packaging has been removed for over 24 hours; - Before module repairing. - 5. If needed, the pre-baking should follow the requirements below: - The module should be baked for 8 hours at 120 ±5 °C; - All modules must be soldered to PCB within 24 hours after the baking, otherwise they should be put in a dry environment such as in a drying oven. <sup>&</sup>lt;sup>7</sup> This floor life is only applicable when the environment conforms to *IPC/JEDEC J-STD-033*. It is recommended to start the solder reflow process within 24 hours after the package is removed if the temperature and moisture do not conform to, or are not sure to conform to *IPC/JEDEC J-STD-033*. And do not remove the packages of tremendous modules if they are not ready for soldering. #### **NOTE** - 1. To avoid blistering, layer separation and other soldering issues, extended exposure of the module to the air is forbidden. - Take out the module from the package and put it on high-temperature-resistant fixtures before baking. All modules must be soldered to PCB within 24 hours after the baking, otherwise put them in the drying oven. If shorter baking time is desired, see *IPC/JEDEC J-STD-033* for the baking procedure. - 3. Pay attention to ESD protection, such as wearing anti-static gloves, when touching the modules. # 8.2 Manufacturing and Soldering Push the squeegee to apply the solder paste on the surface of stencil, thus making the paste fill the stencil openings and then penetrate to the PCB. Apply proper force on the squeegee to produce a clean stencil surface on a single pass. To ensure the module soldering quality, the thickness of stencil for the module is recommended to be 0.13–0.15 mm. For more details, see **document [4]**. The peak reflow temperature should be 235–246 °C, with 246 °C as the absolute maximum reflow temperature. To avoid damage to the module caused by repeated heating, it is strongly recommended that the module should be mounted only after reflow soldering for the other side of PCB has been completed. The recommended reflow soldering thermal profile (lead-free reflow soldering) and related parameters are shown below. Figure 40: Recommended Reflow Soldering Thermal Profile **Table 47: Recommended Thermal Profile Parameters** | Factor | Recommendation | |------------------------------------------------|-----------------| | Soak Zone | | | Max slope | 1–3 °C/s | | Soak time (between A and B: 150 °C and 200 °C) | 70–120 s | | Reflow Zone | | | Max slope | 2–3 °C/s | | Reflow time (D: over 217 °C) | 40–70 s | | Max temperature | 235–246 °C | | Cooling down slope | -1.5 to -3 °C/s | | Reflow Cycle | | | Max reflow cycle | 1 | #### **NOTE** - 1. During manufacturing and soldering, or any other processes that may contact the module directly, NEVER wipe the module's shielding can with organic solvents, such as acetone, ethyl alcohol, isopropyl alcohol, trichloroethylene, etc. Otherwise, the shielding can may become rusted. - 2. The shielding can for the module is made of Cupro-Nickel base material. It is tested that after 12 hours' Neutral Salt Spray test, the laser engraved label information on the shielding can is still clearly identifiable and the QR code is still readable, although white rust may be found. - 3. If a conformal coating is necessary for the module, do NOT use any coating material that may chemically react with the PCB or shielding cover, and prevent the coating material from flowing into the module. - 4. Avoid using ultrasonic technology for module cleaning since it can damage crystals inside the module. - 5. Due to the complexity of the SMT process, please contact Quectel Technical Support in advance for any situation that you are not sure about, or any process (e.g., selective soldering, ultrasonic soldering) that is not mentioned in *document* [4]. # 8.3 Packaging Specifications The module adopts carrier tape packaging and details are as follow: #### 8.1.1. Carrier Tape Dimension details are as follow: **Figure 41: Carrier Tape Dimension Drawing** Table 48: Carrier Tape Dimension Table (Unit: mm) | W | Р | Т | Α0 | В0 | K0 | <b>K</b> 1 | F | E | | |----|----|------|------|----|------|------------|------|------|--| | 44 | 32 | 0.35 | 20.2 | 24 | 3.15 | 6.65 | 20.2 | 1.75 | | #### 8.1.2. Plastic Reel Figure 42: Plastic Reel Dimension Drawing Table 49: Plastic Reel Dimension Table (Unit: mm) | øD1 | øD2 | W | |-----|-----|------| | 330 | 100 | 44.5 | # 8.1.3. Packaging Process Place the module into the carrier tape and use the cover tape to cover them; then wind the heat-sealed carrier tape to the plastic reel and use the protective tape for protection. One plastic reel can load 250 modules. Place the packaged plastic reel, humidity indicator card and desiccant bag into a vacuum bag, then vacuumize it. Place the vacuum-packed plastic reel into a pizza box. Put 4 pizza boxes into 1 carton and seal it. One carton can pack 1000 modules. Figure 43: Packaging Process # 9 Appendix References #### **Table 50: Related Documents** | Document Name | | | |-----------------------------------------------------|--|--| | [1] Quectel_UMTS&LTE_EVB_User_Guide | | | | [2] Quectel_EC200U&EG915U_Series_AT_Commands_Manual | | | | [3] Quectel_RF_Layout_Application_Note | | | | [4] Quectel_Module_SMT_User_Guide | | | #### **Table 51: Terms and Abbreviations** | Abbreviation | Description | |--------------|---------------------------------------------| | ADC | Analog-to-Digital Converter | | AMR-WB | Adaptive Multi-Rate Wideband | | AP | Application Processor | | bps | Bits Per Second | | CA | Carrier Aggregation | | CHAP | Challenge Handshake Authentication Protocol | | CS | Coding Scheme | | CTS | Clear To Send | | DCE | Data Communications Equipment | | DFOTA | Delta Firmware Upgrade Over The Air | | DL | Downlink | | DRX | Discontinuous Reception | | | | | DRX | Diversity Receive | |------|------------------------------------| | DTE | Data Terminal Equipment | | DTR | Data Terminal Ready | | EFR | Enhanced Full Rate | | ESD | Electrostatic Discharge | | FDD | Frequency Division Duplex | | GNSS | Global Navigation Satellite System | | GPS | Global Positioning System | | GRFC | General RF Control | | НВ | High Band | | HR | Half Rate | | I/O | Input/Output | | LB | Low Band | | LGA | Land Grid Array | | LTE | Long Term Evolution | | MB | Middle Band | | MCU | Microcontroller Unit | | MT | Mobile Terminated | | PA | Power Amplifier | | PAP | Password Authentication Protocol | | PC | Personal Computer | | PCB | Printed Circuit Board | | PCM | Pulse Code Modulation | | PDU | Protocol Data Unit | | QAM | Quadrature Amplitude Modulation | | | | | QPSK | Quadrature Phase Shift Keying | |---------------------|---------------------------------------------| | RI | Ring Indicator | | RF | Radio Frequency | | Rx | Receive | | SIMO | Single Input Multiple Output | | SMS | Short Message Service | | SPI | Serial Peripheral Interface | | TDD | Time Division Duplexing | | Тх | Transmit | | UART | Universal Asynchronous Receiver/Transmitter | | UL | Uplink | | UMTS | Universal Mobile Telecommunications System | | URC | Unsolicited Result Code | | USB | Universal Serial Bus | | (U)SIM | Universal Subscriber Identity Module | | VBAT | Voltage at Battery (Pin) | | Vmax | Maximum Voltage Value | | Vnom | Nominal Voltage Value | | Vmin | Minimum Voltage Value | | V <sub>IH</sub> max | Maximum High-level Input Voltage | | V <sub>IH</sub> min | Minimum High-level Input Voltage | | V <sub>IL</sub> max | Maximum Low-level Input Voltage | | V <sub>IL</sub> min | Minimum Low-level Input Voltage | | V <sub>I</sub> max | Absolute Maximum Input Voltage | | V <sub>I</sub> min | Absolute Minimum Input Voltage | | | | | V <sub>OH</sub> max | Maximum High-level Output Voltage | |---------------------|-----------------------------------| | V <sub>OH</sub> min | Minimum High-level Output Voltage | | V <sub>OL</sub> max | Maximum Low-level Output Voltage | | V <sub>OL</sub> min | Minimum Low-level Output Voltage | | VSWR | Voltage Standing Wave Ratio |